Integrated thermoelectric cooling devices and methods for fabricating same
원문보기
IPC분류정보
국가/구분
United States(US) Patent
등록
국제특허분류(IPC7판)
H01L-035/28
H01L-035/34
H01L-035/00
출원번호
UP-0988015
(2004-11-12)
등록번호
US-7544883
(2009-07-01)
발명자
/ 주소
Chen, Howard Hao
Chu, Richard C.
Hsu, Louis L.
출원인 / 주소
International Business Machines Corporation
대리인 / 주소
F. Chau & Associates, LLC
인용정보
피인용 횟수 :
4인용 특허 :
9
초록▼
Semiconductor integrated thermoelectric devices are provided, which are formed having high-density arrays of thermoelectric (TE) elements using semiconductor thin-film and VLSI (very large scale integration) fabrication processes. Thermoelectric devices can be either separately formed and bonded to
Semiconductor integrated thermoelectric devices are provided, which are formed having high-density arrays of thermoelectric (TE) elements using semiconductor thin-film and VLSI (very large scale integration) fabrication processes. Thermoelectric devices can be either separately formed and bonded to semiconductor chips, or integrally formed within the non-active surface of semiconductor chips, for example.
대표청구항▼
What is claimed is: 1. A method for fabricating a thermoelectric device, comprising: forming a pattern of step structures on a substrate, the step structures being formed of an insulating material, the step structures exposing portions of the substrate between adjacent step structures; forming a co
What is claimed is: 1. A method for fabricating a thermoelectric device, comprising: forming a pattern of step structures on a substrate, the step structures being formed of an insulating material, the step structures exposing portions of the substrate between adjacent step structures; forming a conformal layer of TE (thermoelectric) material directly on the exposed portions of the substrate and the step structures; forming TE elements from TE material only on sidewalls of the step structures; removing the TE material at top and bottom portions of the step structures between the TE elements to expose the top and bottom portions of the step structures; and forming interconnects between TE elements, wherein the interconnects connect the TE elements at top and bottom portions of the step structures, wherein the interconnects formed at the top portions contact the step structures and the interconnects formed at the bottom portions contact the substrate and the pattern of step structures. 2. The method of claim 1, wherein forming a pattern of step structures is performed using a self-aligned Damascene process. 3. The method of claim 1, wherein forming a pattern of step structures comprises: forming a layer of first insulating material on the substrate; forming a pattern of recesses in the layer of first insulating material; filling the recesses with a second insulating material; and removing the first insulating material to form the pattern of step structures on the substrate, the step structures being formed of the second insulating material. 4. The method of claim 3, wherein the layer of first insulating material is formed to a thickness of about 0.1 micron to about 1 micron. 5. The method of claim 1, wherein the layer of TE material is formed of an extrinsic alloy semiconductor material. 6. The method of claim 1, wherein the layer of TE material is formed of SiGe. 7. The method of claim 1, wherein the conformal layer of TE material is formed with a thickness in a range from about 0.5 microns to about 5 microns. 8. The method of claim 1, wherein forming the TE elements comprises doping the TE material on the sidewalls of each step structure with n-type and p-type material such that each step structure comprises a TE element couple formed thereon. 9. The method of claim 1, further comprising forming tapered sidewalls on the step structures prior to forming a layer of TE material. 10. The method of claim 9, wherein forming the TE elements comprises: performing a first angle implantation process to dope the TE material on first sidewalls of each step structure with n-type material; and performing a second angle implantation process to dope the TE material on second sidewalls of each step structure with p-type material, wherein each step structure comprises a TE element couple formed thereon. 11. The method of claim 1, wherein forming interconnects between adjacent TE elements comprises forming metal silicide interconnects. 12. The method of claim 11, wherein the metal silicide interconnects are formed using a self-aligned silicidation process. 13. The method of claim 12, wherein the self aligned silicidation process comprises: forming spacers on the TE elements; depositing a layer of metal over the spacers and exposed regions of the layer of TE material; performing an annealing process to convert the regions of the layer of TE material in contact with the layer of metal to metal silicide; and removing un-reacted regions of the layer of metal. 14. The method of claim 13, wherein forming spacers on the TE elements comprises: depositing a layer of nitride over the layer of TE material; and anisotropically etching the layer nitride to remove nitride material on the regions of the TE material where interconnects are to be formed. 15. The method of claim 1, wherein the substrate is a SOI (silicon on insulator) substrate comprising an oxide layer and a silicon layer formed on the oxide layer. 16. The method of claim 15, wherein bottom surfaces of the step structures directly contact the oxide layer of the substrate. 17. The method of claim 1, further comprising forming a layer of third insulating material over the TE elements and interconnects to encapsulate the thermoelectric device. 18. The method of claim 17, further comprising patterning the TE elements and interconnects to form separate arrays of TE elements. 19. The method of claim 17, wherein an overall thickness of thermoelectric device is in a range of about 0.5 microns to about 5 microns. 20. The method of claim 1, further comprising bonding the thermoelectric device to a non-active surface of a semiconductor integrated chip. 21. The method of claim 1, wherein the substrate is a non-active surface of a semiconductor IC (integrated circuit) chip, and wherein the method comprises forming an oxide layer on the non-active surface of the IC chip before forming the step structures. 22. A method for fabricating a thermoelectric device, comprising: providing a substrate comprising an oxide layer and a silicon layer formed on the oxide layer; forming a pattern of step structures on the substrate, the step structures being formed of an insulating material; tapering sidewalls of the step structures; forming a conformal layer of TE (thermoelectric) material over the substrate and step structures, the layer of TE material comprising SiGe (silicon germanium); performing an angle implantation process to implant dopants into regions of the layer of TE material formed on only the sidewalls of the step structures to form n-type and p-type thermoelectric elements on opposite sidewalls of each of the step structures; and converting undoped regions of the layer of TE material at top and bottom portions of the step structures between the thermoelectric elements to interconnects between the thermoelectric elements, wherein the interconnects connect the TE elements at top and bottom portions of the step structures, wherein the interconnects formed at the top portions contact the step structures and the interconnects formed at the bottom portions contact the substrate and the pattern of step structures. 23. The method of claim 22, wherein forming a pattern of step structures is performed using a self-aligned damascene process. 24. The method of claim 22, wherein forming a pattern of step structures comprises: forming a layer of first insulating material on a silicon layer of the substrate; etching the layer of first insulating material and silicon layer down to the oxide layer of the substrate to form a pattern of recesses; filling the recesses with a second insulating material; and removing the first insulating material to form the pattern of step structures on the substrate, the step structures being formed of the second insulating material. 25. The method of claim 24, wherein the layer of first insulating material is formed with a thickness of in range from about 0.1 micron to about 1 micron. 26. The method of claim 22, wherein the layer of TE material is formed with a thickness in a range from about 50 nm to about 500 nm. 27. The method of claim 22, wherein the silicon layer comprises a single-crystal silicon layer and wherein forming a conformal layer of TE material comprises epitaxially growing the SiGe layer using the single-crystal silicon layer as a seed layer. 28. The method of claim 22, wherein forming interconnects comprises forming metal silicide interconnects. 29. The method of claim 28, wherein the metal silicide interconnects are formed using a self-aligned silicidation process. 30. The method of claim 29, wherein the self-aligned silicidation process comprises: forming spacers on the TE elements; depositing a layer of metal over the spacers and exposed regions of the layer of TE material; performing an annealing process to convert the regions of the layer of TE material in contact with the layer of metal to metal silicide; and removing un-reacted regions of the layer of metal. 31. The method of claim 30, wherein forming spacers on the TE elements comprises: depositing a layer of nitride over the layer of TE material; and anisotropically etching the layer nitride to remove nitride material on the regions of the TE material where interconnects are to be formed. 32. The method of claim 22, wherein the substrate is a SOI (silicon-on-insulator) substrate. 33. The method of claim 22, further comprising forming a layer of third insulating material over the TE elements and interconnects to encapsulate the thermoelectric device. 34. The method of claim 33, further comprising patterning the TE elements and interconnects to form separate arrays of TE elements. 35. The method of claim 22, further comprising bonding the thermoelectric device to a non-active surface of a semiconductor integrated chip. 36. The method of claim 22, wherein the substrate is a non-active surface of a semiconductor IC (integrated circuit) chip, and wherein the method comprises forming an oxide layer on the non-active surface of the IC chip before forming the step structures.
연구과제 타임라인
LOADING...
LOADING...
LOADING...
LOADING...
LOADING...
이 특허에 인용된 특허 (9)
Hed Aharon Z. (Nashua NH), Cylindrical thermoelectric cells.
Chu, Richard C.; Ellsworth, Jr., Michael J.; Simons, Robert E., Electronic module with integrated programmable thermoelectric cooling assembly and method of fabrication.
Dresselhaus Mildred S. ; Harman Theodore C. ; Cronin Stephen B. ; Koga Takaaki ; Sun Xiangzhong ; Wang Kang L., Si/SiGe superlattice structures for use in thermoelectric devices.
Fornara, Pascal; Rivero, Christian, Method for generation of electrical power within a three-dimensional integrated structure and corresponding link device.
※ AI-Helper는 부적절한 답변을 할 수 있습니다.