Hermetic interconnect structure and method of manufacture
원문보기
IPC분류정보
국가/구분
United States(US) Patent
등록
국제특허분류(IPC7판)
H01L-023/06
H01L-023/02
H01L-023/48
H01L-023/52
H01L-023/40
H01L-023/34
출원번호
UP-0211625
(2005-08-26)
등록번호
US-7582969
(2009-09-16)
발명자
/ 주소
Carlson, Gregory A.
Summers, Jeffery F.
출원인 / 주소
Innovative Micro Technology
대리인 / 주소
Spong, Jaquelin K.
인용정보
피인용 횟수 :
4인용 특허 :
16
초록▼
A hermetic interconnect is fabricated on a substrate by forming a stud of conductive material over a metallization layer, and then overcoating the stud of conductive material and the metallization layer with a layer of compliant dielectric material. In one embodiment, the layer of compliant dielectr
A hermetic interconnect is fabricated on a substrate by forming a stud of conductive material over a metallization layer, and then overcoating the stud of conductive material and the metallization layer with a layer of compliant dielectric material. In one embodiment, the layer of compliant dielectric material is low Young's modulus silicon dioxide, formed by sputter-deposition at low temperature, in a low pressure argon atmosphere. The interconnect may provide electrical access to a micromechanical device, which is enclosed with a capping wafer hermetically sealed to the substrate with an AuInx alloy bond.
대표청구항▼
What is claimed is: 1. A hermetic interconnect formed on a substrate, comprising: a layer of metallization formed over the substrate; and a layer of compliant dielectric material formed over the layer of metallization, wherein the compliant dielectric material has a Young's modulus of less than abo
What is claimed is: 1. A hermetic interconnect formed on a substrate, comprising: a layer of metallization formed over the substrate; and a layer of compliant dielectric material formed over the layer of metallization, wherein the compliant dielectric material has a Young's modulus of less than about 20 GPa, and wherein the compliant dielectric material provides a hermetic seal, preventing the transmission of gases between at least two points, at least one of the two points being located within a hermetic cavity and the metallization providing electrical conductivity between the at least two points. wherein the compliant dielectric material consists essentially of silicon dioxide with about 12% by weight of argon. 2. The hermetic interconnect of claim 1, further comprising: a stud of conductive material formed over the layer of metallization; at least one additional layer of metallization formed over the stud of conductive material; and at least one additional stud formed over the at least one additional layer of metallization. 3. The hermetic interconnect of claim 1, wherein the layer of metallization and the stud of conductive material are each electroplated copper and at least about 2 μm thick. 4. The hermetic interconnect of claim 1, further comprising: a micromechanical device electrically connected to a bonding pad through the layer of metallization and the stud of conductive material. 5. The hermetic interconnect of claim 1, wherein the compliant dielectric material is at least about 2 μm thick. 6. The hermetic interconnect of claim 1 wherein the compliant dielectric layer has a thickness of between about 6 μm and about 12 μm. 7. A method for forming a hermetic interconnect on a substrate, comprising: (1) forming a metallization layer over the substrate; (2) forming a layer of compliant dielectric material over the metallization layer, wherein the compliant dielectric material has a Young's modulus of less than about 20GPa, and wherein the compliant dielectric material provides a hermetic sealpreventing the transmission of gases between at least two points, at least one of the two points being located within a hermetic cavity and the metallization layer providing electrical conductivity between the at least two points; wherein the compliant dielectric material consists essentially of silicon dioxide with about 12% by weight of argon. 8. The method of claim 7, further comprising: repeating steps (1)-(2) N times to form an N-layer interconnect structure. 9. The method of claim 7, further comprising forming a stud of conductive material by electroplating the conductive material into a hole formed in a layer of photoresist to a thickness of about 6 μm to about 8 μm, down to the surface of the metallization layer. 10. The method of claim 7, wherein forming the layer of compliant dielectric material further comprises: lowering the temperature of the substrate to less than about 100 degrees centigrade; lowering an ambient pressure of an argon atmosphere in a deposition chamber to less than about 30 milliTorr; sputter-depositing the layer of compliant dielectric material. 11. The method of claim 7, wherein forming the metallization layer comprises electroplating a layer of copper over the substrate, to a thickness of about 4 μm to about 8 μm. 12. The method of claim 9, wherein forming the stud of conductive material comprises electroplating a stud of copper over the metallization layer, to a thickness of between about 6 μm and about 12 μm. 13. The method of claim 9, further comprising planarization a surface of the stud and compliant dielectric material, by chemical mechanical planarization. 14. The method of claim 10, wherein the layer of compliant dielectric material is sputter-deposited to a thickness of at least about 2 μm. 15. The method of claim 10, wherein the step of lowering the temperature comprises lowering the temperature of the substrate to less than about 80 degrees centigrade, and the step of lowering the ambient pressure of the argon atmosphere comprises lowering the pressure to less than about 20 milliTorr. 16. The method of claim 14, wherein the compliant dielectric material has a thickness of between about 6 μm and about 12 μm. 17. The method of claim 9, further comprising forming a microelectromechanical systems switch electrically connected to at least one bonding pad through the metallization layer and the stud of conductive material. 18. The method of claim 7, further comprising bonding a cap wafer to the substrate with an AuInx alloy to form a hermetic seal.
연구과제 타임라인
LOADING...
LOADING...
LOADING...
LOADING...
LOADING...
이 특허에 인용된 특허 (16)
Sakai Yasuto,JPX, Color liquid crystal substrate and a manufacturing method thereof.
Heschel, Matthias, Double-sided etching technique for providing a semiconductor structure with through-holes, and a feed-through metalization process for sealing the through-holes.
Baglin John E. (Mohegan Lake NY) DiStefano Thomas H. (Tarrytown NY) Tu King-Ning (Mahopac NY), Method for improving dielectric breakdown strength of insulating-glassy-material layer of a device including ion implant.
Kubena, Randall L.; Chang, David T., Single crystal, dual wafer, tunneling sensor or switch with silicon on insulator substrate and a method of making same.
※ AI-Helper는 부적절한 답변을 할 수 있습니다.