IPC분류정보
국가/구분 |
United States(US) Patent
등록
|
국제특허분류(IPC7판) |
|
출원번호 |
UP-0270666
(2005-11-10)
|
등록번호 |
US-7616520
(2009-11-23)
|
우선권정보 |
JP-2005-193034(2005-06-30) |
발명자
/ 주소 |
- Kodaira, Satoru
- Itomi, Noboru
- Kawaguchi, Shuji
- Kumagai, Takashi
- Karasawa, Junichi
- Ito, Satoru
|
출원인 / 주소 |
|
대리인 / 주소 |
|
인용정보 |
피인용 횟수 :
1 인용 특허 :
64 |
초록
▼
An integrated circuit device having a display memory which stores data for at least one frame from among image information displayed in a display panel which has a plurality of scan lines and a plurality of data lines, wherein the display memory includes a plurality of RAM blocks each of which inclu
An integrated circuit device having a display memory which stores data for at least one frame from among image information displayed in a display panel which has a plurality of scan lines and a plurality of data lines, wherein the display memory includes a plurality of RAM blocks each of which includes first and second RAM block regions; wherein each of the RAM blocks includes a wordline control circuit which controls a plurality of wordlines provided in each of the first and second RAM block regions; wherein the wordline control circuit is disposed between the first and second RAM block regions; wherein the first and second RAM block regions are disposed along a first direction; and wherein the wordlines extend along the first direction.
대표청구항
▼
What is claimed is: 1. An integrated circuit device, comprising: a display memory that includes a plurality of RAM blocks, each of the plurality of RAM blocks including at least first and second RAM blocks; and a wordline control circuit that controls a plurality of wordlines provided in each of th
What is claimed is: 1. An integrated circuit device, comprising: a display memory that includes a plurality of RAM blocks, each of the plurality of RAM blocks including at least first and second RAM blocks; and a wordline control circuit that controls a plurality of wordlines provided in each of the first and second RAM blocks, the wordline control circuit being disposed between the first and second RAM blocks, the first and second RAM blocks being disposed along a first direction, the plurality of wordlines extending along the first direction, the wordline control circuit selecting the plurality of wordlines of the first and second RAM blocks when a plurality of data lines of a display panel are driven, and when accessed from a host, the wordline control circuit selecting the plurality of wordlines of an accessed RAM block that is one of the first and second RAM blocks, and setting the plurality of wordlines of a non-accessed RAM block that is the other of the first and second RAM blocks to an unselected state. 2. The integrated circuit device as defined in claim 1, when accessed from the host, in a non-accessed RAM block among the plurality of RAM blocks, the wordline control circuit setting the plurality of wordlines of the first and second RAM blocks to an unselected state. 3. The display device as defined in claim 1, a plurality of bitlines extending in a second direction in the first and second RAM blocks, the second direction being perpendicular to the first direction, and the plurality of RAM blocks being disposed along the second direction. 4. The integrated circuit device as defined in claim 1, the wordline control circuit including: a plurality of coincidence detection circuits that receive wordline addresses for wordline selection and detect coincidence; a plurality of first logic circuits, each of which is disposed between the plurality of wordlines in the first RAM block and output nodes of the plurality of coincidence detection circuits; and a plurality of second logic circuits, each of which is disposed between the plurality of wordlines in the second RAM block and the output nodes of the plurality of coincidence detection circuits; output signals from the output nodes of the plurality of coincidence detection circuits being supplied to first inputs of the plurality of first logic circuits and the plurality of second logic circuits, first RAM block select signals for selecting the first RAM block being supplied to second inputs of the plurality of first logic circuits, and second RAM block select signals for selecting the second RAM block being supplied to second inputs of the plurality of second logic circuits. 5. The integrated circuit device as defined in claim 4, when driving the plurality of data lines of the display panel, the first and second RAM block select signals being set to active, and one of the plurality of first logic circuits and the plurality of second logic circuits that receive a signal from one of the plurality of coincidence detection circuits that has detected coincidence of the wordline addresses selecting the plurality of wordlines of the first and second RAM blocks. 6. The integrated circuit device as defined in claim 4, when accessed from the host, the first and second RAM block select signals being supplied to the wordline control circuit of an accessed RAM block among the plurality of RAM blocks, and the first and second RAM block select signals are exclusively controlled so that one of the first and second RAM block select signals is set to active and the other of the first and second RAM block select signals is set to non-active, when the first RAM block is accessed from the host, the first RAM block select signal being set to active, when the second RAM block is accessed from the host, the second RAM block select signal being set to active, when the first RAM block select signal is set to active, one of the plurality of first logic circuits that receives a signal from one of the plurality of coincidence detection circuits that has detected coincidence of the wordline addresses selecting the plurality of wordlines in the first RAM block; and when the second RAM block select signal is set to active, one of the plurality of second logic circuits that receives a signal from one of the plurality of coincidence detection circuits that has detected coincidence of the wordline addresses selecting the plurality of wordlines in the second RAM block. 7. The integrated circuit device as defined in claim 4, when accessed from the host, the first and second RAM block select signals set to non-active being supplied to the wordline control circuit of a non-accessed RAM block among the plurality of RAM blocks. 8. An electronic instrument, comprising: the integrated circuit device as defined in claim 1, and a display panel. 9. The electronic instrument as defined in claim 8, the integrated circuit device being mounted on a substrate that forms the display panel. 10. An integrated circuit device, comprising: a display memory that includes a plurality of RAM blocks, each of the plurality of RAM blocks including at least first and second RAM blocks; and a wordline control circuit that controls a plurality of wordlines provided in each of the first and second RAM blocks, the wordline control circuit being disposed between the first and second RAM blocks the first and second RAM blocks being disposed along a first direction, the plurality of wordlines extending along the first direction, L memory cells (L is a positive integer) being disposed along a direction in which the plurality of wordlines extend in the first RAM block; and (L+α) memory cells (α is a positive integer) being disposed along the direction in which the plurality of wordlines extend in the second RAM block. 11. The integrated circuit device as defined in claim 10, each of the plurality of RAM blocks including a sense amplifier circuit including a plurality of sense amplifiers, and when driving a plurality of data lines of a display panel, the sense amplifier circuit receiving (2L+α)-bit data stored in 2L+α memory cells including the L memory cells of the first RAM block and the L+α memory cells of the second RAM block upon one wordline selection, selecting M-bit data (M≦2L and M is a positive integer) from the (2L+α)-bit data, and outputting the M-bit data as data for driving the plurality of data lines. 12. The integrated circuit device as defined in claim 11, further comprising: a plurality of data line driver blocks the number of which is equal to the number of the plurality of RAM blocks, each of the plurality of data line driver blocks driving a part of the plurality of data lines, and each of the plurality of RAM blocks supplying the selected M-bit data to the corresponding one of the plurality of data line driver blocks. 13. The integrated circuit device as defined in claim 12, the wordline control circuit selecting at least one wordline N times (N is an integer larger than one) in one horizontal scan period in which the display panel is horizontally scanned, and each of the plurality of data line driver blocks latching (N×M)-bit data in the one horizontal scan period. 14. The integrated circuit device as defined in claim 11, 2L+α being equal to 2M. 15. An integrated circuit device, comprising: a display memory that includes a plurality of RAM blocks, each of the plurality of RAM blocks including at least first and second RAM blocks; and a wordline control circuit that controls a plurality of wordlines provided in each of the first and second RAM blocks, the wordline control circuit being disposed between the first and second RAM blocks, the first and second RAM blocks being disposed along a first direction, the plurality of wordlines extending along the first direction, and the plurality of wordlines being arranged parallel to a direction in which a plurality of data lines of a display panel extend.
※ AI-Helper는 부적절한 답변을 할 수 있습니다.