Method for implementing diffusion barrier in 3D memory
원문보기
IPC분류정보
국가/구분
United States(US) Patent
등록
국제특허분류(IPC7판)
H01L-021/44
H01L-021/02
출원번호
UP-0731579
(2007-03-30)
등록번호
US-7629253
(2009-12-16)
발명자
/ 주소
Tanaka, Yoichiro
출원인 / 주소
Sandisk 3D LLC
대리인 / 주소
Cooper Legal Group LLC
인용정보
피인용 횟수 :
1인용 특허 :
20
초록▼
One or more diffusion barriers are formed around one or more conductors in a three dimensional or 3D memory cell. The diffusion barriers allow the conductors to comprise very low resistivity materials, such as copper, that may otherwise out diffuse into surrounding areas, particularly at elevated pr
One or more diffusion barriers are formed around one or more conductors in a three dimensional or 3D memory cell. The diffusion barriers allow the conductors to comprise very low resistivity materials, such as copper, that may otherwise out diffuse into surrounding areas, particularly at elevated processing temperatures. Utilizing lower resistivity materials allows device dimension to be reduced by mitigating increases in resistance that occur when the size of the conductors is reduced. As such, more cells can be produced over a given area, thus increasing the density and storage capacity of a resulting memory array.
대표청구항▼
What is claimed is: 1. A method of forming a memory cell, comprising: forming a first trench in a first dielectric over and interfacing with a semiconductor substrate, the first trench not formed all the way through to the semiconductor substrate; filling the first trench with a first conductor; re
What is claimed is: 1. A method of forming a memory cell, comprising: forming a first trench in a first dielectric over and interfacing with a semiconductor substrate, the first trench not formed all the way through to the semiconductor substrate; filling the first trench with a first conductor; recessing the first conductor in the first dielectric, such that the first conductor is not substantially flush with the first dielectric; filling the recess with a fourth diffusion barrier, such that the fourth diffusion barrier is substantially flush with the first dielectric; forming a semiconductor pillar over the fourth diffusion barrier such that the pillar interfaces with the fourth diffusion barrier but not the first conductor; forming a second trench in a second dielectric over the pillar; forming a sixth diffusion barrier over and interfacing with the pillar in the second trench; forming a second conductor over and interfacing with the sixth diffusion barrier in the second trench, the second conductor not interfacing with the pillar; recessing the second conductor in the second dielectric, such that the second conductor is not substantially flush with the second dielectric; and filling the recess with a ninth diffusion barrier, such that the ninth diffusion barrier is substantially flush with the second dielectric, the semiconductor pillar having a first electrical conductivity before a program voltage is applied to the cell and a second electrical conductivity after a program voltage is applied to the cell. 2. The method of claim 1, forming the pillar comprising: forming a layer of semiconductor material over a first diffusion barrier and the first dielectric; forming a layer of antifuse material over the layer of semiconductor material; and patterning the layer of antifuse material and layer of semiconductor material using a non chlorine based etch chemistry, the antifuse being in a first conductivity state before a program voltage is applied to the cell and a second conductivity state after a program voltage is applied to the cell. 3. The method of claim 2, forming the pillar comprising: forming a layer of hardmask material over the layer of antifuse material; and patterning the layer of hardmask material, layer of antifuse material and layer of semiconductor material. 4. The method of claim 3, the conductors comprising copper, and recessing the first conductor comprising removing about 10% of the first conductor. 5. The method of claim 4, comprising: lining the first trench with the first diffusion barrier such that the first conductor is surrounded by diffusion barrier material, the first diffusion barrier being non ferromagnetic. 6. The method of claim 5, forming the pillar comprising: forming a layer of fifth diffusion barrier material over the layer of antifuse material; forming a layer of hardmask material over the layer of fifth diffusion barrier material; and patterning the layer of hardmask material, layer of fifth diffusion barrier material, layer of antifuse material and layer of semiconductor material. 7. The method of claim 6, comprising: forming a fifth diffusion barrier over the first diffusion barrier in the recess, such that the fifth diffusion barrier is substantially flush with the first dielectric. 8. The method of claim 7, comprising: lining the second trench with the sixth diffusion barrier such that the second conductor is surrounded by diffusion barrier material. 9. The method of claim 8, the pillar not comprising germanium or a germanium alloy. 10. A method of forming a memory cell, comprising: forming a first dielectric over and interfacing with a semiconductor substrate; forming a first trench in the first dielectric, the first trench not formed all the way through to the semiconductor substrate; filling the first trench with a first conductor; recessing the first conductor by about 10% in the first dielectric, such that the first conductor is not substantially flush with the first dielectric; filling the recess with a fourth diffusion barrier, such that the fourth diffusion barrier is substantially flush with the first dielectric; forming a semiconductor pillar over the fourth diffusion barrier such that the pillar interfaces with the fourth diffusion barrier but not the first conductor; forming a second trench in a second dielectric over the pillar; forming a sixth diffusion barrier over and interfacing with the pillar in the second trench; forming a second conductor over and interfacing with the sixth diffusion barrier in the second trench, the second conductor not interfacing with the pillar; recessing the second conductor in the second dielectric, such that the second conductor is not substantially flush with the second dielectric; and filling the recess with a ninth diffusion barrier, such that the ninth diffusion barrier is substantially flush with the second dielectric, the pillar not comprising germanium or a germanium alloy, the pillar having a first electrical conductivity before a program voltage is applied to the cell and a second electrical conductivity after a program voltage is applied to the cell. 11. The method of claim 10, comprising: forming the first and second trenches, and the first and second conductors and the fourth, sixth and ninth diffusion barriers formed therein, to have a substantially uniform width. 12. The method of claim 11, forming the semiconductor pillar comprising: forming a layer of semiconductor material over a first diffusion barrier and the first dielectric; forming a layer of antifuse material over the layer of semiconductor material; and patterning the layer of antifuse material and layer of semiconductor material, the antifuse being in a first conductivity state before a program voltage is applied to the cell and a second conductivity state after a program voltage is applied to the cell. 13. The method of claim 12, forming the pillar comprising: forming a layer of hardmask material over the layer of antifuse material; and patterning the layer of hardmask material, layer of antifuse material and layer of semiconductor material using a non chlorine based etch chemistry. 14. The method of claim 13, the conductors comprising copper. 15. The method of claim 14, comprising: lining the first trench with the first diffusion barrier such that the first conductor is surrounded by diffusion barrier material, the first diffusion barrier being non ferromagnetic. 16. The method of claim 15, forming the pillar comprising: forming a layer of fifth diffusion barrier material over the layer of antifuse material; forming a layer of hardmask material over the layer of fifth diffusion barrier material; and patterning the layer of hardmask material, layer of fifth diffusion barrier material, layer of antifuse material and layer of semiconductor material. 17. The method of claim 16, comprising: forming a fourth diffusion barrier over the first diffusion barrier in the recess, such that the fourth diffusion barrier is substantially flush with the first dielectric. 18. The method of claim 17, comprising: lining the second trench with the sixth diffusion barrier such that the second conductor is surrounded by diffusion barrier material. 19. A method of forming a memory cell, comprising: filling a first trench in a first dielectric over and interfacing with a semiconductor substrate with a first copper conductor, the first trench not formed all the way through to the semiconductor substrate; recessing the first conductor in the first dielectric, such that the first conductor is not substantially flush with the first dielectric; filling the recess with a fourth diffusion barrier, such that the fourth diffusion barrier is substantially flush with the first dielectric forming a layer of semiconductor material over the first conductor and the first dielectric; forming a layer of antifuse material over the layer of semiconductor material; forming a layer of hardmask material over the layer of antifuse material; patterning the layer of hardmask material, layer of antifuse material and layer of semiconductor material using a non chlorine based etch chemistry to form a semiconductor pillar such that the pillar interfaces with the fourth diffusion barrier but not the first conductor; forming a second trench in a second dielectric over the pillar; forming a sixth diffusion barrier over and interfacing with the pillar in the second trench; forming a second copper conductor over and interfacing with the sixth diffusion barrier in the second trench, the second conductor not interfacing with the pillar; recessing the second conductor in the second dielectric, such that the second conductor is not substantially flush with the second dielectric; and filling the recess with a ninth diffusion barrier, such that the ninth diffusion barrier is substantially flush with the second dielectric, the antifuse being in a first conductivity state before a program voltage is applied to the cell and a second conductivity state after a program voltage is applied to the cell. 20. The method of claim 19, comprising: forming the first and second trenches, and the first and second conductors and the fourth, sixth and ninth diffusion barriers formed therein to have a substantially uniform width, and recessing the first conductor by about 10%. 21. The method of claim 20, comprising: lining the first trench with a first diffusion barrier such that the first conductor is surrounded by diffusion barrier material, the first diffusion barrier being non ferromagnetic. 22. The method of claim 21, comprising: forming a layer of fifth diffusion barrier material over the layer of antifuse material; forming a layer of hardmask material over the layer of fifth diffusion barrier material; and patterning the layer of hardmask material, layer of fifth diffusion barrier material, layer of antifuse material and layer of semiconductor material to form the pillar. 23. The method of claim 22, comprising: forming a fourth diffusion barrier over the first diffusion barrier in the recess, such that the fourth diffusion barrier is substantially flush with the first dielectric. 24. The method of claim 23, comprising: lining the second trench with the sixth diffusion barrier such that the second conductor is surrounded by diffusion barrier material. 25. The method of claim 24, the semiconductor not comprising germanium or a germanium alloy.
연구과제 타임라인
LOADING...
LOADING...
LOADING...
LOADING...
LOADING...
이 특허에 인용된 특허 (20)
Mei Sheng Zhou SG; Sangki Hong SG; Simon Chooi SG, Aluminum and copper bimetallic bond pad scheme for copper damascene interconnects.
Hawley, Frank W.; Issaq, A. Farid; McCollum, John L.; Gangopadhyay, Shubhra M.; Lubguban, Jorge A.; Shen, Jin Miao, Amorphous carbon metal-to-metal antifuse with adhesion promoting layers.
Forouhi Abdul R. (San Jose CA) Hawley Frank W. (Campbell CA) McCollum John L. (Saratoga CA) Yen Yeouchung (San Jose CA), Metal-to-metal antifuse with conductive.
Suk-Jae Lee KR, Method for manufacturing a copper interconnection with an aluminum oxide-conductive layer stack barrier layer in semiconductor memory device.
※ AI-Helper는 부적절한 답변을 할 수 있습니다.