Method and apparatus for providing leakage current compensation in electrical circuits
원문보기
IPC분류정보
국가/구분
United States(US) Patent
등록
국제특허분류(IPC7판)
G05F-003/20
H03K-017/60
H03K-017/687
출원번호
UP-0451220
(2006-06-12)
등록번호
US-7663412
(2010-04-03)
발명자
/ 주소
Farjadrad, Ramin
출원인 / 주소
Aquantia Corporation
대리인 / 주소
Sawyer Law Group, P.C.
인용정보
피인용 횟수 :
0인용 특허 :
8
초록▼
A circuit is provided that (in one implementation) includes a first transistor having a first drain terminal, first gate terminal, and a first source terminal. The first drain terminal is connected to the first gate terminal, the first source terminal is connected to a first voltage. The circuit fur
A circuit is provided that (in one implementation) includes a first transistor having a first drain terminal, first gate terminal, and a first source terminal. The first drain terminal is connected to the first gate terminal, the first source terminal is connected to a first voltage. The circuit further includes a second transistor having a second drain terminal, second gate terminal, and a second source terminal. The second gate terminal is connected to both the first gate terminal and the first drain terminal, and the second source terminal is connected to the first voltage. The circuit further includes a third transistor having a third drain terminal, a third gate terminal, and a third source terminal. The third drain terminal is connected to the first drain terminal, and the third source terminal is connected to both the third gate terminal and a second voltage that is lower than the first voltage.
대표청구항▼
What is claimed is: 1. A current mirror circuit having subthreshold current compensation comprising: a first transistor having a first drain terminal, first gate terminal, and a first source terminal, the first drain terminal being connected to the first gate terminal, the first source terminal bei
What is claimed is: 1. A current mirror circuit having subthreshold current compensation comprising: a first transistor having a first drain terminal, first gate terminal, and a first source terminal, the first drain terminal being connected to the first gate terminal, the first source terminal being connected to a first voltage; a second transistor to mirror a current associated with the first transistor, the second transistor having a second drain terminal, second gate terminal, and a second source terminal, the second gate terminal being connected to both the first gate terminal and the first drain terminal, the second source terminal being connected to the first voltage; and a third transistor having a third drain terminal, a third gate terminal, and a third source terminal, the third transistor being connected with the first transistor such that the third drain terminal is connected to the first drain terminal, the third source terminal being connected to both the third gate terminal and a second voltage that is lower than the first voltage, wherein the first transistor, the second transistor, and the third transistor are all of a common transistor type of one of an NMOS and PMOS type. 2. The current mirror circuit of claim 1, wherein the first voltage is substantially zero and the second voltage is a negative voltage. 3. The current mirror circuit of claim 1, wherein the first voltage is above zero and the second voltage is substantially zero. 4. A circuit having subthreshold current compensation comprising: a first transistor having a first drain terminal, first gate terminal, and a first source terminal, the first drain terminal being connected to the first gate terminal, the first source terminal being connected to a first voltage; and a second transistor having a second drain terminal, a second gate terminal, and a second source terminal, the second transistor being connected with the first transistor such that the second drain terminal is connected to the first drain terminal, the second source terminal being connected to both the second gate terminal and a second voltage that is lower than the first voltage wherein the first transistor and the second transistor are all of a common transistor type of one of an NMOS and PMOS type. 5. The circuit of claim 4, wherein the circuit comprises a translinear circuit selected from the group consisting of a Gilbert multiplier cell or a common-source differential pair stage. 6. The circuit of claim 4, wherein the first voltage is substantially zero and the second voltage is a negative voltage. 7. The circuit of claim 4, wherein the first voltage is above zero and the second voltage is substantially zero. 8. A current mirror circuit having subthreshold current compensation comprising: a first bipolar device having a first collector, first base, and a first emitter, the first collector being connected to the first base, the first emitter being connected to a first voltage; a second bipolar device to mirror a current associated with the first bipolar device, the second bipolar device having a second collector, second base, and a second emitter, the second base being connected to both the first base and the first collector, the second emitter being connected to the first voltage; and a third bipolar device having a third collector, a third base, and a third emitter, the third bipolar device being connected with the first bipolar device such that the third collector is connected to the first collector, the third emitter being connected to both the third base and a second voltage that is lower than the first voltage wherein the first bipolar device, the second bipolar device, and the third bipolar device are all of a common bipolar device type. 9. The circuit of claim 8, wherein each of the first bipolar device and the second bipolar device comprises a PNP transistor. 10. The circuit of claim 8, wherein all of the first bipolar device, the second bipolar device, and the third bipolar device are a PNP transistor. 11. The circuit of claim 8, wherein each of the first bipolar device and the second bipolar device comprises an NPN transistor. 12. The circuit of claim 8, wherein all of the first bipolar device, the second bipolar device, and the third bipolar device are an NPN transistor.
연구과제 타임라인
LOADING...
LOADING...
LOADING...
LOADING...
LOADING...
이 특허에 인용된 특허 (8)
Kedilaya,Rajath; Jeong,Minsu, Circuit for generating reference current.
Heck Karl R. (Phoenix AZ) Jarrett Robert B. (Tempe AZ) Pigott John M. (Phoenix AZ), Low standby current comparator having a zero temperature coefficient with hysterisis.
※ AI-Helper는 부적절한 답변을 할 수 있습니다.