Level conversion circuit for a semiconductor circuit
원문보기
IPC분류정보
국가/구분 |
United States(US) Patent
등록
|
국제특허분류(IPC7판) |
|
출원번호 |
UP-0937049
(2007-11-08)
|
등록번호 |
US-7671655
(2010-04-21)
|
우선권정보 |
JP-2006-304393(2006-11-09) |
발명자
/ 주소 |
- Takenaka, Kyoichi
- Ito, Takashi
|
출원인 / 주소 |
|
대리인 / 주소 |
|
인용정보 |
피인용 횟수 :
2 인용 특허 :
6 |
초록
▼
A level conversion circuit includes a high-potential-side level conversion unit which is connected between a first high-voltage power supply and a first low-voltage power supply, and converts a high-potential-side voltage of an input signal, a low-potential-side level conversion unit which is connec
A level conversion circuit includes a high-potential-side level conversion unit which is connected between a first high-voltage power supply and a first low-voltage power supply, and converts a high-potential-side voltage of an input signal, a low-potential-side level conversion unit which is connected between a second high-voltage power supply with a lower voltage than the first high-voltage power supply and a second low-voltage power supply with a lower voltage than the first low-voltage power supply, and converts a low-potential-side voltage of the input signal, and an output unit to which an output of the high-potential-side level conversion unit and an output of the low-potential-side level conversion unit are input, and which outputs a voltage level of the first high-voltage power supply and a voltage level of the second low-voltage power supply.
대표청구항
▼
What is claimed is: 1. A level conversion circuit comprising: a high-potential-side level conversion unit which is connected between a first high-voltage power supply and a first low-voltage power supply, and converts a high-potential-side voltage of an input signal; a low-potential-side level conv
What is claimed is: 1. A level conversion circuit comprising: a high-potential-side level conversion unit which is connected between a first high-voltage power supply and a first low-voltage power supply, and converts a high-potential-side voltage of an input signal; a low-potential-side level conversion unit which is connected between a second high-voltage power supply with a lower voltage than the first high-voltage power supply and a second low-voltage power supply with a lower voltage than the first low-voltage power supply, and converts a low-potential-side voltage of the input signal; a first load-reducing unit which outputs a voltage level of the first high-voltage power supply or a voltage level of the first low-voltage power supply on the basis of an output of the high-potential-side level conversion unit; a second load-reducing unit which outputs a voltage level of the second high-voltage power supply or a voltage level of the second low-voltage power supply on the basis of an output of the low-potential-side level conversion unit; and an output unit to which an output of the first load-reducing unit and an output of the second load-reducing unit are input, and which outputs the voltage level of the first high-voltage power supply and the voltage level of the second low-voltage power supply, the output unit comprises a first transistor of a first conductivity type and a second transistor of a second conductivity type, current paths of the first transistor and the second transistor being connected in series between the first load-reducing unit and the second load-reducing unit. 2. The circuit according to claim 1, wherein the output unit includes a first MIS transistor of a first conductivity type and a second MIS transistor of a second conductivity type, current paths of the first MIS transistor and the second MIS transistor are connected in series, control terminals of the first MIS transistor and the second MIS transistor are commonly connected to an input of the output unit, a common node of the current paths of the first MIS transistor and the second MIS transistor is connected to an output of the output unit, a substrate electrode of the first MIS transistor is connected to the other end of the current path of the first MIS transistor, and a substrate electrode of the second MIS transistor is connected to the other end of the current path of the second MIS transistor. 3. The circuit according to claim 1, wherein the high-potential-side level conversion unit comprises: a first transistor of a first conductivity type and a second transistor of a second conductivity type, current paths of the first transistor and the second transistor being connected in series between the first high-voltage power supply and the first low-voltage power supply; and a third transistor of the first conductivity type and a fourth transistor of the second conductivity type, current paths of the third transistor and the fourth transistor being connected in series between the first high-voltage power supply and the first low-voltage power supply, a control terminal of the first transistor being connected to the current paths of the third and fourth transistors, and a control terminal of the third transistor being connected to the current paths of the first and second transistors. 4. The circuit according to claim 1, wherein the low-potential-side level conversion unit comprises: a first transistor of a first conductivity type and a second transistor of a second conductivity type, current paths of the first transistor and the second transistor being connected in series between the second high-voltage power supply and the second low-voltage power supply; and a third transistor of the first conductivity type and a fourth transistor of the second conductivity type, current paths of the third transistor and the fourth transistor being connected in series between the second high-voltage power supply and the second low-voltage power supply, a control terminal of the fourth transistor being connected to the current paths of the first and second transistors, and a control terminal of the second transistor being connected to the current paths of the third and fourth transistors. 5. The circuit according to claim 1, wherein the first load-reducing unit comprises a first transistor of a first conductivity type and a second transistor of a second conductivity type, current paths of the first transistor and the second transistor being connected in series between the first high-voltage power supply and the first low-voltage power supply. 6. The circuit according to claim 1, wherein the second load-reducing unit comprises a first transistor of a first conductivity type and a second transistor of a second conductivity type, current paths of the first transistor and the second transistor being connected in series between the second high-voltage power supply and the second low-voltage power supply. 7. The circuit according to claim 1, further comprising an input unit which inputs the first low-voltage power supply to an input of the output unit. 8. The circuit according to claim 7, wherein the input unit comprises a first transistor of a first conductivity type and a second transistor of a second conductivity type, current paths of the first transistor and the second transistor being connected in series between the second high-voltage power supply and the first low-voltage power supply. 9. The circuit according to claim 1, further comprising an input unit which inputs a signal that is based on the input signal to an input of the output unit. 10. The circuit according to claim 9, wherein the input unit comprises a first transistor of a first conductivity type and a second transistor of a second conductivity type, current paths of the first transistor and the second transistor being connected in series between the second high-voltage power supply and the first low-voltage power supply.
이 특허에 인용된 특허 (6)
-
Yahata Yukio (Tokyo JPX), Drive circuit including two level-shift circuits.
-
Mihara Masaaki,JPX ; Taito Yasuhiko,JPX, Level converter circuit generating a plurality of positive/negative voltages.
-
Nakamura Hironori,JPX, Level shift circuit having plural level shift stage stepwise changing potential range without applying large potential difference to component transistors.
-
Matsumoto, Shoichiro; Komiya, Naoaki; Okuyama, Masahiro; Hirosawa, Koji, Level shifter for use in active matrix display apparatus.
-
Nakashiro Takeshi,JPX ; Abe Isao,JPX ; Suyama Takeshi,JPX ; Machida Junichi,JPX, Level shifting circuit.
-
Tanoi Satoru,JPX, Variable level shifter and multiplier suitable for low-voltage differential operation.
이 특허를 인용한 특허 (2)
-
Takenaka, Kyoichi, Level conversion circuit and solid-state imaging device using the same.
-
Abou-El-Sonoun, Amr Amin Hafez Amin; Awad, Ramy; Abdul-Latif, Mohammed; Garg, Adesh; Park, Henry; Vasani, Anand Jitendra; Singh, Ullas; Kocaman, Namik Kemal; Momtaz, Afshin, Low-power high swing CML driver with independent common-mode and swing control.
※ AI-Helper는 부적절한 답변을 할 수 있습니다.