최소 단어 이상 선택하여야 합니다.
최대 10 단어까지만 선택 가능합니다.
다음과 같은 기능을 한번의 로그인으로 사용 할 수 있습니다.
NTIS 바로가기다음과 같은 기능을 한번의 로그인으로 사용 할 수 있습니다.
DataON 바로가기다음과 같은 기능을 한번의 로그인으로 사용 할 수 있습니다.
Edison 바로가기다음과 같은 기능을 한번의 로그인으로 사용 할 수 있습니다.
Kafe 바로가기국가/구분 | United States(US) Patent 등록 |
---|---|
국제특허분류(IPC7판) |
|
출원번호 | UP-0581449 (2006-10-17) |
등록번호 | US-7675782 (2010-04-21) |
발명자 / 주소 |
|
출원인 / 주소 |
|
대리인 / 주소 |
|
인용정보 | 피인용 횟수 : 4 인용 특허 : 531 |
The present invention is a multi-phase method, circuit and system for programming non-volatile memory (“NVM”) cells in an NVM array. The present invention may include a controller to determine when, during a first programming phase, one or more NVM cells of a first set of cells reaches
The present invention is a multi-phase method, circuit and system for programming non-volatile memory (“NVM”) cells in an NVM array. The present invention may include a controller to determine when, during a first programming phase, one or more NVM cells of a first set of cells reaches or exceeds a first intermediate voltage, and to cause a charge pump circuit to apply to a terminal of the one or more cells in the first set second phase programming pulses to induce relatively greater threshold voltage changes in cells having less stored charge than in cells having relatively more stored charge.
What is claimed: 1. A method of programming an array of non-volatile memory (“NVM”) cells, said method comprising: substantially concurrently applying different programming pulses to a first set and a second set of NVM cells, wherein the first set of NVM cells is associated with a fir
What is claimed: 1. A method of programming an array of non-volatile memory (“NVM”) cells, said method comprising: substantially concurrently applying different programming pulses to a first set and a second set of NVM cells, wherein the first set of NVM cells is associated with a first target threshold voltage and the second set of NVM cells is associated with a second target threshold voltage, and further comprising: upon one or more NVM cells of the first or second sets of cells reaching or exceeding an intermediate threshold voltage level associated with either the first or second set, applying to a terminal of one or more cells in either the first or second set second phase programming pulses adapted to induce relatively greater threshold voltage changes in cells having less stored charge than in cells having relatively more stored charge. 2. The method according to claim 1, wherein applying second phase programming pulses comprises applying to a terminal of the NVM cell programming pulses of substantially fixed voltage in concert with gate pulses of incrementally increasing voltage. 3. The method according to the claim 2, wherein applying to a terminals of the one or more cells of the first set second phase programming pulses of substantially fixed voltage in concert with gate pulses of incrementally increasing voltage is repeated until one or more of the cells of the first set reaches a first target threshold voltage level. 4. The method according to claim 1, further comprising substantially concurrently applying programming pulses to a third set of NVM cells, wherein the third set of NVM cells is intended to be programmed to a threshold voltage different from that of the first and second sets. 5. A System for programming an array of non-volatile memory (“NVM”) cells, said system comprising: a controller adapted to cause a charge pump circuit to substantially concurrently apply different programming pulses to a first set and a second set of NVM cells, wherein the first set of NVM cells is associated with a first target threshold voltage and the second set of NVM cells is associated with a second target threshold voltage, and wherein the controller is further adapted to determine when one or more NVM cells of the first or second sets of cells reaches or exceeds an intermediate threshold voltage level associated with either the first or second set and to cause said charge pump circuit to apply to a terminal of one or more cells in either the first or second set second phase programming pulses adapted to induce relatively greater threshold voltage changes in cells having less stored charge than in cells having relatively more stored charge. 6. The system according to claim 5, wherein said controller is adapted to cause said charge pump circuit to apply second phase programming pulses by applying to a terminal of the NVM cell programming pulses of substantially fixed voltage in concert with gate pulses of incrementally increasing voltage. 7. The system according to the claim 6, wherein said controller is adapted to cause said charge pump to apply to a terminals of the one or more cells of the first set second phase programming pulses of substantially fixed voltage in concert with gate pulses of incrementally increasing voltage is repeated until one or more of the cells of the first set reaches a first target threshold voltage level. 8. The system according to claim 5, wherein said controller is further adapted to cause a charge pump circuit to substantially concurrently apply programming pulses to a third set of NVM cells, wherein the third set of NVM cells is intended to be programmed to a threshold voltage different from that of the first and second sets. 9. A non-volatile memory (“NVM”) device comprising: a controller adapted to cause a charge pump circuit to substantially concurrently apply different programming pulses to a first set and a second set of NVM cells, wherein the first set of NVM cells is associated with a first target threshold voltage and the second set of NVM cells is associated with a second target threshold voltage, and wherein the controller is further adapted to determine when one or more NVM cells of the first or second sets of cells reaches or exceeds an intermediate threshold voltage level associated with either the first or second set and to cause said charge pump circuit to apply to a terminal of one or more cells in either the first or second set second phase programming pulses adapted to induce relatively greater threshold voltage changes in cells having less stored charge than in cells having relatively more stored charge. 10. The device according to claim 9, wherein said controller is adapted to cause said charge pump circuit to apply second phase programming pulses by applying to a terminal of the NVM cell programming pulses of substantially fixed voltage in concert with gate pulses of incrementally increasing voltage. 11. The device according to the claim 10, wherein said controller is adapted to cause said charge pump to apply to a terminals of the one or more cells of the first set second phase programming pulses of substantially fixed voltage in concert with gate pulses of incrementally increasing voltage is repeated until one or more of the cells of the first set reaches a first target threshold voltage level. 12. The device according to claim 11, wherein said controller is further adapted to cause a charge pump circuit to substantially concurrently apply programming pulses to a third set of NVM cells, wherein the third set of NVM cells is intended to be programmed to a threshold voltage different from that of the first and second sets.
Copyright KISTI. All Rights Reserved.
※ AI-Helper는 부적절한 답변을 할 수 있습니다.