$\require{mediawiki-texvc}$

연합인증

연합인증 가입 기관의 연구자들은 소속기관의 인증정보(ID와 암호)를 이용해 다른 대학, 연구기관, 서비스 공급자의 다양한 온라인 자원과 연구 데이터를 이용할 수 있습니다.

이는 여행자가 자국에서 발행 받은 여권으로 세계 각국을 자유롭게 여행할 수 있는 것과 같습니다.

연합인증으로 이용이 가능한 서비스는 NTIS, DataON, Edison, Kafe, Webinar 등이 있습니다.

한번의 인증절차만으로 연합인증 가입 서비스에 추가 로그인 없이 이용이 가능합니다.

다만, 연합인증을 위해서는 최초 1회만 인증 절차가 필요합니다. (회원이 아닐 경우 회원 가입이 필요합니다.)

연합인증 절차는 다음과 같습니다.

최초이용시에는
ScienceON에 로그인 → 연합인증 서비스 접속 → 로그인 (본인 확인 또는 회원가입) → 서비스 이용

그 이후에는
ScienceON 로그인 → 연합인증 서비스 접속 → 서비스 이용

연합인증을 활용하시면 KISTI가 제공하는 다양한 서비스를 편리하게 이용하실 수 있습니다.

Method and system for function acceleration using custom instructions 원문보기

IPC분류정보
국가/구분 United States(US) Patent 등록
국제특허분류(IPC7판)
  • G06F-007/36
  • G06F-015/00
출원번호 UP-0958962 (2004-10-05)
등록번호 US-7676661 (2010-04-21)
발명자 / 주소
  • Mohan, Sundararajarao
  • Ganesan, Satish R.
  • Bilski, Goran
출원인 / 주소
  • Xilinx, Inc.
대리인 / 주소
    Meles, Pablo
인용정보 피인용 횟수 : 12  인용 특허 : 24

초록

A fast linked multiprocessor network including a plurality of processing modules implemented on a field programmable gate array and a plurality of configurable uni-directional links coupled among at least two of the plurality processing modules provide a streaming communication channel between at le

대표청구항

The invention claimed is: 1. A method of accelerating software functions on a processor, comprising the steps of: feeding a plurality of inputs into a processor implemented on a field programmable gate array (FPGA) from an accelerator module via a first configurable uni-directional serial link (fir

이 특허에 인용된 특허 (24)

  1. Kalkunte Mohan V. ; Hanna Ganatios Y., Arrangement for regulating packet flow rate in half-duplex networks.
  2. Zack,Steven J.; Allaire,William E., Block RAM with embedded FIFO buffer.
  3. Huang Alan (Middletown NJ), Computational origami.
  4. Schlueter Erick A. ; Linderman Mark H. ; Linderman Richard W., Data transfer interfacing.
  5. Nicolas J. Camilleri ; Peter H. Alfke ; Christopher D. Ebeling, FIFO memory system and method with improved determination of full and empty conditions and amount of data stored.
  6. Nicolas J. Camilleri ; Peter H. Alfke, FIFO memory system and method with improved generation of empty and full control signals in one clock cycle using almost empty and almost full signals.
  7. Kundu, Arunangshu; Goldfein, Arnold; Plants, William C.; Hightower, David, Field programmable gate array and microcontroller system-on-a-chip.
  8. Lowe, Wayson J.; Hao, Eunice Y. D.; Ngai, Tony K.; Alfke, Peter H., First-in, first-out buffer system in an integrated circuit.
  9. Gilson Kent L. (Salt Lake City UT), Integrated circuit computing device comprising a dynamically configurable gate array having a microprocessor and reconfi.
  10. Rangasayee Krishna, Integrated circuit incorporating a programmable cross-bar switch.
  11. Bishop Thomas P. (Aurora IL) Davis Mark H. (Warrenville IL) Horn David N. (Rumson NJ) Surratt Grover T. (West Chicago IL) Welsch Lawrence A. (Naperville IL), Inter-processor communication protocol.
  12. Shyi Jonathan (San Jose CA) Shen Kenny (San Jose CA), Memory controller and method determining empty/full status of a FIFO memory using gray code counters.
  13. Rajsuman, Rochit; Yamoto, Hiroaki, Method and apparatus for SoC design validation.
  14. Lyke James C., Molecular field programmable gate array.
  15. Hatfield Steven D. (5242 Pawnee Lincoln NE 68506), Pipe coil dispensing rack.
  16. Burns Jeffrey ; Dhong Sang Hoo ; Nowka Kevin John, Processor and method for generating less than (LT), Greater than (GT), and equal to (EQ) condition code bits concurrent with a logical or complex operation.
  17. Lacey, Timothy M.; Johnson, David L., Programmable logic device.
  18. Trimberger Stephen M., Reprogrammable instruction set accelerator.
  19. David S. Moberly, Scan path test support.
  20. Zack,Steven J.; Allaire,William E., Split FIFO configuration of block RAM.
  21. Remigius G. Shatas ; Robert R. Asprey ; Christopher L. Thomas ; Greg O'Bryant ; Greg Luterman ; Jeffrey E. Choun, Split computer architecture to separate user and processor while retaining original user interface.
  22. Elftmann, Daniel; Speers, Theodore; Kundu, Arunangshu, Synchronous first-in/first-out block memory for a field programmable gate array.
  23. , System for providing notification of impending FIFO overruns and underruns.
  24. Feng, Sheng; Lien, Jung-Cheun; Huang, Eddy C.; Sun, Chung-Yuan; Liu, Tong; Liao, Naihui; Xiong, Weidong, Tileable field-programmable gate array architecture.

이 특허를 인용한 특허 (12)

  1. Chheda, Saurabh; Carver, Kristopher; Ashok, Raksit, Energy-focused compiler-assisted branch prediction.
  2. Chheda, Saurabh; Carver, Kristopher; Ashok, Raksit, Energy-focused compiler-assisted branch prediction.
  3. Chheda, Saurabh; Carver, Kristopher; Ashok, Raksit, Energy-focused compiler-assisted branch prediction.
  4. Chheda, Saurabh; Carver, Kristopher; Ashok, Raksit, Energy-focused re-compilation of executables and hardware mechanisms based on compiler-architecture interaction and compiler-inserted control.
  5. Chheda, Saurabh; Carver, Kristopher; Ashok, Raksit, Energy-focused re-compilation of executables and hardware mechanisms based on compiler-architecture interaction and compiler-inserted control.
  6. Ceze, Luis; Reshadi, Mohammad H.; Sartorius, Thomas, Hardware support for hashtables in dynamic languages.
  7. Moritz, Csaba Andras; Chheda, Saurabh; Carver, Kristopher, Securing microprocessors against information leakage and physical tampering.
  8. Moritz, Csaba Andras; Chheda, Saurabh; Carver, Kristopher, Securing microprocessors against information leakage and physical tampering.
  9. Chheda, Saurabh; Carver, Kristopher; Ashok, Raksit, Security of program executables and microprocessors based on compiler-architecture interaction.
  10. Moritz, Csaba Andras, Statically speculative compilation and execution.
  11. Moritz, Csaba Andras, Statically speculative compilation and execution.
  12. Dimond, Robert Gwilym, Systems and methods for reducing logic switching noise in parallel pipelined hardware.
섹션별 컨텐츠 바로가기

AI-Helper ※ AI-Helper는 오픈소스 모델을 사용합니다.

AI-Helper 아이콘
AI-Helper
안녕하세요, AI-Helper입니다. 좌측 "선택된 텍스트"에서 텍스트를 선택하여 요약, 번역, 용어설명을 실행하세요.
※ AI-Helper는 부적절한 답변을 할 수 있습니다.

선택된 텍스트

맨위로