$\require{mediawiki-texvc}$

연합인증

연합인증 가입 기관의 연구자들은 소속기관의 인증정보(ID와 암호)를 이용해 다른 대학, 연구기관, 서비스 공급자의 다양한 온라인 자원과 연구 데이터를 이용할 수 있습니다.

이는 여행자가 자국에서 발행 받은 여권으로 세계 각국을 자유롭게 여행할 수 있는 것과 같습니다.

연합인증으로 이용이 가능한 서비스는 NTIS, DataON, Edison, Kafe, Webinar 등이 있습니다.

한번의 인증절차만으로 연합인증 가입 서비스에 추가 로그인 없이 이용이 가능합니다.

다만, 연합인증을 위해서는 최초 1회만 인증 절차가 필요합니다. (회원이 아닐 경우 회원 가입이 필요합니다.)

연합인증 절차는 다음과 같습니다.

최초이용시에는
ScienceON에 로그인 → 연합인증 서비스 접속 → 로그인 (본인 확인 또는 회원가입) → 서비스 이용

그 이후에는
ScienceON 로그인 → 연합인증 서비스 접속 → 서비스 이용

연합인증을 활용하시면 KISTI가 제공하는 다양한 서비스를 편리하게 이용하실 수 있습니다.

Semiconductor device having impurity region 원문보기

IPC분류정보
국가/구분 United States(US) Patent 등록
국제특허분류(IPC7판)
  • H01L-023/62
출원번호 UP-0052369 (2005-02-07)
등록번호 US-7687855 (2010-04-23)
우선권정보 JP-10-048673(1998-02-12)
발명자 / 주소
  • Miyanaga, Akiharu
  • Kubo, Nobuo
출원인 / 주소
  • Semiconductor Energy Laboratory Co., Ltd.
대리인 / 주소
    Cook Alex Ltd.
인용정보 피인용 횟수 : 1  인용 특허 : 33

초록

To provide a semiconductor device that can effectively suppress the short channel effect without deterioration of carrier migration, an impurity ion is added from a direction of the <110> axis with respect to a silicon substrate on forming a punch through stopper under the gate electrode.

대표청구항

What is claimed is: 1. A semiconductor device comprising: a semiconductor substrate having a first conductivity type; a source region and a drain region having a second conductivity type formed in the semiconductor substrate; a channel region of the first conductivity type formed between the source

이 특허에 인용된 특허 (33)

  1. Chamulak Steven A. (Canton MI) Skvarce Dennis H. (Wixom MI), Apparatus for mounting a notching blade.
  2. Staab David R. ; Greene Richard M. ; Burgener Mark L. ; Reedy Ronald E., CMOS circuitry with shortened P-channel length on ultrathin silicon on insulator.
  3. Hiroki Akira,JPX ; Odanaka Shinji,JPX, Complementary semiconductor device and method for producing the same.
  4. Okumura Haruhiko,JPX ; Fujiwara Hisao,JPX ; Tsuchida Katsuya,JPX ; Itoh Goh,JPX, Display device.
  5. Ko Joe (Hsin-Chu TWX) Lin Chih-Hung (I-Lain TWX), Local punchthrough stop for ultra large scale integration devices.
  6. Watabe Kiyoto (Hyogo JPX) Mitsui Katsuyoshi (Hyogo JPX) Inuishi Masahide (Hyogo JPX), MIS device having lightly doped drain structure.
  7. Burr James B., MOS devices with retrograde pocket regions.
  8. Takeuchi Nobuyoshi,JPX, MOS transistor with impurity-implanted region.
  9. Rostoker Michael D. (Boulder Creek CA) Lincoln Daniel J. (Bowie MD), Method and apparatus for optimizing the performance of digital systems.
  10. Smith Donald L., Method for enhancing hydrogenation of thin film transistors using a metal capping layer and method for batch hydrogenati.
  11. Burr James B., Method for forming a notched gate oxide asymmetric MOS device.
  12. Ohtani Hisashi (Kanagawa JPX) Miyanaga Akiharu (Kanagawa JPX) Fukunaga Takeshi (Kanagawa JPX) Zhang Hongyong (Kanagawa JPX), Method for manufacturing a semiconductor device.
  13. Ohtani Hisashi,JPX ; Miyanaga Akiharu,JPX ; Fukunaga Takeshi,JPX ; Zhang Hongyong,JPX, Method for manufacturing a semiconductor device.
  14. Ono Minoru (Kodaira JA) Momoi Toshimitsu (Tokyo JA) Kawachi Youji (Tokyo JA), Method for manufacturing semiconductor devices having oxide films and the semiconductor devices manufactured thereby.
  15. Hori Atsushi (Moriguchi JPX) Kameyama Shuichi (Itami JPX) Shimomura Hiroshi (Moriguchi JPX) Segawa Mizuki (Hirakata JPX), Method for producing a field-effect type semiconductor device.
  16. Sato Nobuhiko,JPX ; Yonehara Takao,JPX ; Sakaguchi Kiyofumi,JPX, Method for producing semiconductor substrate.
  17. Goesele Ulrich M. ; Tong Q.-Y., Method for the transfer of thin layers of monocrystalline material to a desirable substrate.
  18. Kunikiyo Tatsuya,JPX, Method of fabricating semiconductor device and semiconductor device.
  19. Chang Chun-Yeh,TWX ; Tseng I-Feng,TWX ; Tsai Jaw-Jia,TWX, Method of forming a short channel field effect transistor.
  20. Horiuchi Tadahiko,JPX, Method of making a semiconductor device having reduced junction capacitance between the source and drain regions and the.
  21. Burr James B. (Foster City CA) Brassington Michael P. (Sunnyvale CA), Method of making asymmetric low power MOS devices.
  22. Hasegawa Mitsuhiko (Muranishi JPX), Method of making high speed semiconductor device having a silicon-on-insulator structure.
  23. Watabe Kiyoto (Hyogo JPX) Mitsui Katsuyoshi (Hyogo JPX) Inuishi Masahide (Hyogo JPX), Method of manufacturing an MIS device having lightly doped drain structure and conductive sidewall spacers.
  24. Hook Terence B. ; Hoyniak Dennis ; Nowak Edward J., Method to perform selective drain engineering with a non-critical mask.
  25. Chen Min-Liang,TWX ; Wang Chih-Hsien,TWX ; Chu Chih-Hsun,TWX ; Chang San-Jung,TWX, Process for fabricating MOS device having short channel.
  26. Aoki Masaaki (Minato JPX) Masuhara Toshiaki (Nishitama JPX) Warabisako Terunori (Nishitama JPX) Hanamura Shoji (Kokubunji JPX) Sakai Yoshio (Tsukui JPX) Isomae Seiichi (Sayama JPX) Meguro Satoshi (Ni, Recrystallized CMOS with different crystal planes.
  27. Zhang Hongyong,JPX, Semiconductor device and method of fabricating same.
  28. Kaminishi Morimasa,JPX ; Yamaguchi Takayuki,JPX ; Satoh Yukito,JPX, Semiconductor thin film sensor device with (110) plane.
  29. Kinugawa Masaaki (Tokyo JPX), Short channel CMOS on 110 crystal plane.
  30. Rodder Mark S. ; Nandakumar Mahalingam, Sidewall process and method of implantation for improved CMOS with benefit of low CGD, improved doping profiles, and insensitivity to chemical processing.
  31. Srikrishnan Kris V., Smart-cut process for the production of thin semiconductor material films.
  32. Zhang Hongyong,JPX ; Takayama Toru,JPX ; Takemura Yasuhiko,JPX ; Miyanaga Akiharu,JPX ; Ohtani Hisashi,JPX, Transistor and semiconductor device.
  33. Yuki Masaru (Fukuyama JPX) Tanaka Kenichi (Fukuyama JPX), Transistor having source-to-drain nonuniformly-doped channel and method for fabricating the same.

이 특허를 인용한 특허 (1)

  1. Lee, Chungho; Zheng, Wei; Chang, Chi; Kim, Unsoon; Kinoshita, Hiroyuki, Method for fabricating memory cells having split charge storage nodes.
섹션별 컨텐츠 바로가기

AI-Helper ※ AI-Helper는 오픈소스 모델을 사용합니다.

AI-Helper 아이콘
AI-Helper
안녕하세요, AI-Helper입니다. 좌측 "선택된 텍스트"에서 텍스트를 선택하여 요약, 번역, 용어설명을 실행하세요.
※ AI-Helper는 부적절한 답변을 할 수 있습니다.

선택된 텍스트

맨위로