IPC분류정보
국가/구분 |
United States(US) Patent
등록
|
국제특허분류(IPC7판) |
|
출원번호 |
UP-0052369
(2005-02-07)
|
등록번호 |
US-7687855
(2010-04-23)
|
우선권정보 |
JP-10-048673(1998-02-12) |
발명자
/ 주소 |
- Miyanaga, Akiharu
- Kubo, Nobuo
|
출원인 / 주소 |
- Semiconductor Energy Laboratory Co., Ltd.
|
대리인 / 주소 |
|
인용정보 |
피인용 횟수 :
1 인용 특허 :
33 |
초록
▼
To provide a semiconductor device that can effectively suppress the short channel effect without deterioration of carrier migration, an impurity ion is added from a direction of the <110> axis with respect to a silicon substrate on forming a punch through stopper under the gate electrode.
To provide a semiconductor device that can effectively suppress the short channel effect without deterioration of carrier migration, an impurity ion is added from a direction of the <110> axis with respect to a silicon substrate on forming a punch through stopper under the gate electrode. In this invention, because the addition of the impurity is conducted by utilizing the principal of channeling, the impurity can be added with a small amount of scattering suppressing damage on the surface of the silicon substrate. A channel forming region having an extremely small impurity concentration and substantially no crystallinity disorder is formed.
대표청구항
▼
What is claimed is: 1. A semiconductor device comprising: a semiconductor substrate having a first conductivity type; a source region and a drain region having a second conductivity type formed in the semiconductor substrate; a channel region of the first conductivity type formed between the source
What is claimed is: 1. A semiconductor device comprising: a semiconductor substrate having a first conductivity type; a source region and a drain region having a second conductivity type formed in the semiconductor substrate; a channel region of the first conductivity type formed between the source region and the drain region; an impurity region of the first conductivity type formed below the channel region and overlapped only with the source region in the semiconductor substrate, the impurity region extending at least half way across a width of the channel region near to the drain region without being in contact with the drain region in a direction of <100> axis in the {100} plane of the semiconductor substrate; a gate insulating film formed over the semiconductor substrate; and a gate electrode formed over the gate insulating film, wherein the impurity region is not in contact with the gate insulating film, and wherein the drain region is in contact with a region of the first conductivity type having a first concentration of impurities same as the channel region. 2. An integrated circuit having the semiconductor device according to claim 1. 3. A microprocessor having the semiconductor device according to claim 1. 4. The semiconductor device according to claim 1, wherein the semiconductor substrate is a single crystal semiconductor substrate. 5. The semiconductor device according to claim 1, wherein an LDD region is formed between the channel region and at least one of the source region and the drain region. 6. The semiconductor device according to claim 1, wherein impurities in the impurity region are added along a direction of the <110> axis with respect to the semiconductor substrate. 7. The semiconductor device according to claim 1, wherein the impurity region is formed at a depth in a range of 20 to 150 nm from a surface of the semiconductor substrate. 8. The semiconductor device according to claim 1, wherein the first concentration of the impurities in the channel region is from 1/100 to 1/10 of the second concentration of the impurities in the impurity region formed under the channel region and overlapped with the source region. 9. The semiconductor device according to claim 1, wherein the impurity region is formed at a depth in a range of 30 to 100 nm from a surface of the semiconductor substrate and a width in a range of 10 to 20 nm. 10. A semiconductor device comprising: a source region and a drain region formed in a semiconductor substrate; a channel region formed between the source region and the drain region; an impurity region formed below the channel region and overlapped only with the source region, the impurity region extending at least half way across a width of the channel region near to the drain region without being in contact with the drain region in a direction of <100> axis in the {100} plane of the semiconductor substrate; a gate insulating film formed over the semiconductor substrate; and a gate electrode formed over the gate insulating film, wherein the impurity region has an opposite conductivity to the source region and the drain region, wherein the drain region is in contact with a region of a first conductivity type having a first concentration of impurities same as the channel region, and wherein the impurity region is not in contact with the gate insulating film. 11. An integrated circuit having the semiconductor device according to claim 10. 12. A microprocessor having the semiconductor device according to claim 10. 13. The semiconductor device according to claim 10, wherein the semiconductor substrate is a single crystal semiconductor substrate. 14. The semiconductor device according to claim 10, wherein an LDD region is formed between the channel region and at least one of the source region and the drain region. 15. The semiconductor device according to claim 10, wherein impurities in the impurity region are added along a direction of the <110> axis with respect to the semiconductor substrate. 16. The semiconductor device according to claim 10, wherein the impurity region is formed at a depth in a range of 20 to 150 nm from a surface of the semiconductor substrate. 17. The semiconductor device according to claim 10, wherein the first concentration of the impurities in the channel region is from 1/100 to 1/10 of the second concentration of the impurities in the impurity region formed under the channel region and overlapped with the source region. 18. The semiconductor device according to claim 10, wherein the impurity region is formed at a depth in a range of 30 to 100 nm from a surface of the semiconductor substrate and a width in a range of 10 to 20 nm. 19. A semiconductor device comprising: a source region and a drain region formed in a semiconductor substrate; a channel region formed between the source region and the drain region; and an impurity region formed in a direction of <100> axis in the {100} plane of the semiconductor substrate, the impurity region being overlapped only with the source region and extending below the channel region at least half way across a width of the channel region near to the drain region without being in contact with the drain region, wherein the impurity region does not overlap with the channel region, and wherein the impurity region has an opposite conductivity to the source region and the drain region, wherein the drain region is in contact with a region of a first conductivity type having a first concentration of impurities same as the channel region. 20. An integrated circuit having the semiconductor device according to claim 19. 21. A microprocessor having the semiconductor device according to claim 19. 22. The semiconductor device according to claim 19, wherein the semiconductor substrate is a single crystal semiconductor substrate. 23. The semiconductor device according to claim 19, wherein an LDD region is formed between the channel region and at least one of the source region and the drain region. 24. The semiconductor device according to claim 19, wherein impurities in the impurity region are added along a direction of the <110> axis with respect to the semiconductor substrate. 25. The semiconductor device according to claim 19, wherein the impurity region is formed at a depth in a range of 20 to 150 nm from a surface of the semiconductor substrate. 26. The semiconductor device according to claim 19, wherein the first concentration of the impurities in the channel region is from 1/100 to 1/10 of the second concentration of the impurities in the impurity region formed under the channel region and overlapped with the source region. 27. The semiconductor device according to claim 19, wherein the impurity region is formed at a depth in a range of 30 to 100 nm from a surface of the semiconductor substrate and a width in a range of 10 to 20 nm. 28. A portable information terminal having a microprocessor, the microprocessor comprising: a MOSFET having a semiconductor substrate having a first conductivity type; a source region and a drain region having a second conductivity type formed in the semiconductor substrate; a channel region of the first conductivity type formed between the source region and the drain region; an impurity region of the first conductivity type formed below the channel region and overlapped only with the source region in the semiconductor substrate, the impurity region extending at least half way across a width of the channel region near to the drain region without being in contact with the drain region in a direction of <100> axis in the {100} plane of the semiconductor substrate; a gate insulating film formed over the semiconductor substrate; and a gate electrode formed over the gate insulating film, wherein the impurity region is not in contact with the gate insulating film, and wherein the drain region is in contact with a region of the first conductivity type having a first concentration of impurities same as the channel region. 29. The portable information terminal according to claim 28, wherein the semiconductor substrate is a single crystal semiconductor substrate. 30. The portable information terminal according to claim 28, wherein the portable information terminal is a cellular phone. 31. The portable information terminal according to claim 28, wherein the microprocessor is at least one of a RISC processor and an ASIC processor. 32. The portable information terminal according to claim 28, wherein an LDD region is formed between the channel region and at least one of the source region and the drain region. 33. The portable information terminal according to claim 28, wherein impurities in the impurity region are added along a direction of the <110> axis with respect to the semiconductor substrate. 34. The portable information terminal according to claim 28, wherein the impurity region is formed at a depth in a range of 20 to 150 nm from a surface of the semiconductor substrate. 35. The portable information terminal according to claim 28, wherein the first concentration of the impurities in the channel region is from 1/100 to 1/10 of the second concentration of the impurities in the impurity region formed under the channel region and overlapped with the source region. 36. The portable information terminal according to claim 28, wherein the impurity region is formed at a depth in a range of 30 to 100 nm from a surface of the semiconductor substrate and a width in a range of 10 to 20 nm. 37. A portable information terminal having a microprocessor, the microprocessor comprising: a MOSFET having a semiconductor substrate; a source region and a drain region formed in the semiconductor substrate; a channel region formed between the source region and the drain region; an impurity region formed below the channel region and overlapped only with the source region, the impurity region extending at least halfway across a width of the channel region near to the drain region without being in contact with the drain region in a direction of <100> axis in the {100} plane of the semiconductor substrate; a gate insulating film formed over the semiconductor substrate; and a gate electrode formed over the gate insulating film, wherein the impurity region has an opposite conductivity to the source region and the drain region, wherein the drain region is in contact with a region of a first conductivity type having a first concentration of impurities same as the channel region, and wherein the impurity region is not in contact with the gate insulating film. 38. The portable information terminal according to claim 37, wherein the semiconductor substrate is a single crystal semiconductor substrate. 39. The portable information terminal according to claim 37, wherein the portable information terminal is a cellular phone. 40. The portable information terminal according to claim 37, wherein the microprocessor is at least one of a RISC processor and an ASIC processor. 41. The portable information terminal according to claim 37, wherein an LDD region is formed between the channel region and at least one of the source region and the drain region. 42. The portable information terminal according to claim 37, wherein impurities in the impurity region are added along a direction of the <110> axis with respect to the semiconductor substrate. 43. The portable information terminal according to claim 37, wherein the impurity region is formed at a depth in a range of 20 to 150 nm from a surface of the semiconductor substrate. 44. The portable information terminal according to claim 37, wherein the first concentration of the impurities in the channel region is from 1/100 to 1/10 of the second concentration of the impurities in the impurity region formed under the channel region and overlapped with the source region. 45. The portable information terminal according to claim 37, wherein the impurity region is formed at a depth in a range of 30 to 100 nm from a surface of the semiconductor substrate and a width in a range of 10 to 20 nm. 46. A portable information terminal having a microprocessor, the microprocessor comprising: a MOSFET having a semiconductor substrate; a source region and a drain region formed in the semiconductor substrate; a channel region formed between the source region and the drain region; and an impurity region formed in a direction of <100> axis in the {100} plane of the semiconductor substrate, the impurity region being overlapped only with the source region and extending below the channel region at least halfway across a width of the channel region near to the drain region without being in contact with the drain region, wherein the impurity region does not overlap with the channel region, and wherein the impurity region has an opposite conductivity to the source region and the drain region, wherein the drain region is in contact with a region of a first conductivity type having a first concentration of impurities same as the channel region. 47. The portable information terminal according to claim 46, wherein the semiconductor substrate is a single crystal semiconductor substrate. 48. The portable information terminal according to claim 46, wherein the portable information terminal is a cellular phone. 49. The portable information terminal according to claim 46, wherein the microprocessor is at least one of a RISC processor and an ASIC processor. 50. The portable information terminal according to claim 46, wherein an LDD region is formed between the channel region and at least one of the source region and the drain region. 51. The portable information terminal according to claim 46, wherein impurities in the impurity region are added along a direction of the <110> axis with respect to the semiconductor substrate. 52. The portable information terminal according to claim 46, wherein the impurity region is formed at a depth in a range of 20 to 150 nm from a surface of the semiconductor substrate. 53. The portable information terminal according to claim 46, wherein the first concentration of the impurities in the channel region is from 1/100 to 1/10 of the second concentration of the impurities in the impurity region formed under the channel region and overlapped with the source region. 54. The portable information terminal according to claim 46, wherein the impurity region is formed at a depth in a range of 30 to 100 nm from a surface of the semiconductor substrate and a width in a range of 10 to 20 nm.
※ AI-Helper는 부적절한 답변을 할 수 있습니다.