최소 단어 이상 선택하여야 합니다.
최대 10 단어까지만 선택 가능합니다.
다음과 같은 기능을 한번의 로그인으로 사용 할 수 있습니다.
NTIS 바로가기다음과 같은 기능을 한번의 로그인으로 사용 할 수 있습니다.
DataON 바로가기다음과 같은 기능을 한번의 로그인으로 사용 할 수 있습니다.
Edison 바로가기다음과 같은 기능을 한번의 로그인으로 사용 할 수 있습니다.
Kafe 바로가기국가/구분 | United States(US) Patent 등록 |
---|---|
국제특허분류(IPC7판) |
|
출원번호 | UP-0554976 (2009-09-07) |
등록번호 | US-7768763 (2010-08-24) |
발명자 / 주소 |
|
출원인 / 주소 |
|
대리인 / 주소 |
|
인용정보 | 피인용 횟수 : 12 인용 특허 : 404 |
Circuit arrangement embodiments that use relative groupings of energy pathways that include shielding circuit arrangements that can sustain and condition electrically complementary energy confluences.
The invention claimed is: 1. An energy pathway arrangement comprising: an integrated circuit wafer; a first plurality of shielding pathways that are conductively coupled to one another; a second plurality of shielding pathways that are conductively coupled to one another; a first plurality of shiel
The invention claimed is: 1. An energy pathway arrangement comprising: an integrated circuit wafer; a first plurality of shielding pathways that are conductively coupled to one another; a second plurality of shielding pathways that are conductively coupled to one another; a first plurality of shielded energy pathways; a second plurality of shielded energy pathways; wherein at least one shielded energy pathway of the first plurality of shielded energy pathways is conductively coupled to a first portion of the integrated circuit wafer; wherein at least one shielded energy pathway of the second plurality of shielded energy pathways is conductively coupled to a second portion of the integrated circuit wafer; and wherein the first plurality of shielded energy pathways is conductively isolated from the first plurality of shielding pathways. 2. The energy pathway arrangement of claim 1, wherein the energy pathway arrangement is operable as a capacitor when the integrated circuit wafer is energized. 3. A substrate with pathway arrangement, comprising: at least a first surface of the substrate; a first pathway including a first pathway area, wherein the first area is under the first surface; a second pathway including a second pathway area, wherein the second area is between the first area and the first surface, and wherein the second area is above the first area; a third pathway including a third pathway area, wherein the third area is between the second area and the first surface, and wherein the third area is above the second area; a fourth pathway including a fourth pathway area, wherein the fourth area is between the third area and the first surface, and wherein the fourth area is above the third area; a fifth pathway including a fifth pathway area, wherein the fifth area is between the fourth area and the first surface, and wherein the fifth area is above the fourth area; wherein the first pathway, the third pathway and the fifth pathway are conductively coupled to one another, and wherein the second pathway and the fourth pathway are electrically insulated from each other; wherein the third area is larger than the second area, and wherein the third area is larger than the fourth area; and wherein a portion of the second area and a portion of the fourth area are substantially the same size, and wherein the portion of the second area is shielded from the portion of the fourth area by the third area, and wherein the portion of the second area and the portion of the fourth area are each oriented facing the other, and wherein the portion of the second area and the portion of the fourth area are in an alignment with each other. 4. The substrate with pathway arrangement as recited in claim 3, further comprising: an integrated circuit assembly; wherein a portion of the second pathway is conductively coupled to at least a first portion of the integrated circuit assembly; wherein a portion of the fourth pathway is conductively coupled to at least a second portion of the circuit assembly; and an energy source, wherein the energy source is conductively coupled to the integrated circuit assembly; and wherein the circuit assembly is energized by the energy source. 5. The substrate with pathway arrangement as recited in claim 3, further comprising: a circuit assembly; wherein a portion of the second pathway is conductively coupled to at least a first portion of the circuit assembly; wherein a portion of the fourth pathway is conductively coupled to at least a second portion of the circuit assembly; wherein a portion of the fifth pathway is conductively coupled to at least a third portion of the circuit assembly; and wherein the second pathway and the fourth pathway are electrically insulated from the first pathway, the third pathway, and the fifth pathway. 6. The substrate with pathway arrangement as recited in claim 5, wherein the substrate is conductively coupled to an energy source; and wherein the substrate is energized by the energy source. 7. The substrate with pathway arrangement as recited in claim 4, further comprising: a first capacitor having a capacitance value, wherein the first capacitor is operable between the third area and the portion of the second area; a second capacitor having a capacitance value, wherein the second capacitor is operable between the third area and the portion of the fourth area; a third capacitor having a capacitance value, wherein the third capacitor is operable between the portion of the second area and the portion of the fourth area; and wherein the capacitance value of the first capacitor is substantially the same as the capacitance value of the second capacitor, and wherein the capacitance value of the third capacitor is approximately one half the capacitance value of the first capacitor. 8. The substrate with pathway arrangement as recited in claim 6, further comprising: a first capacitor having a capacitance value, wherein the first capacitor is operable between the third area and the portion of the second area; a second capacitor having a capacitance value, wherein the second capacitor is operable between the third area and the portion of the fourth area; a third capacitor having a capacitance value, wherein the third capacitor is operable between the second area and the portion of the fourth area; and wherein the capacitance value of the first capacitor is substantially the same as the capacitance value of the second capacitor, and wherein the capacitance value of the third capacitor is approximately one half the capacitance value of the second capacitor. 9. The substrate with pathway arrangement as recited in claim 8, wherein the third area sustains a first voltage reference for an energy propagating the portion of the second area; and wherein the third area sustains the first voltage reference for another energy propagating the portion of the fourth area. 10. An integrated circuit assembly incorporating the substrate with pathway arrangement of claim 3. 11. A circuit conductively coupled to the substrate with pathway arrangement of claim 3, wherein the circuit is conductively coupled to an energy source; and wherein the circuit is energized by the energy source. 12. The substrate with pathway arrangement as recited in claim 7, wherein the second pathway and the fourth pathway are electrically insulated from the first pathway, the third pathway, and the fifth pathway. 13. The substrate with pathway arrangement as recited in claim 12, wherein a portion of the fifth pathway is conductively coupled to at least a third portion of the integrated circuit assembly. 14. A pathway arrangement, comprising: a first pathway including a first area, wherein the first area is located in a first pathway plane; a second pathway including a second area, wherein the second area is located in a second pathway plane; a third pathway including a third area, wherein the third area is located in a third pathway plane; a fourth pathway including a fourth area, wherein the fourth area is located in a fourth pathway plane; a fifth pathway including a fifth area, wherein the fifth area is located in a fifth pathway plane; wherein the second plane is between the first plane and the third plane, and wherein the fourth plane is between the third plane and the fifth plane, and wherein the second plane, the third plane and the fourth plane are between the first plane and the fifth plane; wherein the first pathway, the third pathway and the fifth pathway are conductively coupled to one another, and wherein the first pathway, the third pathway and the fifth pathway are electrically insulated from the second pathway and the fourth pathway, and wherein the second pathway and the fourth pathway are electrically insulated from each other; wherein the second area is smaller than the third area, and wherein the fourth area is smaller than the third area; wherein a portion of the second area is substantially the same size as a portion of the fourth area; and wherein the portion of the second area is shielded from the portion of the fourth area by the third area, and wherein the portion of the second area and the portion of the fourth area are in a substantially superposed alignment with each other. 15. A circuit incorporating the pathway arrangement, as recited in claim 14. 16. An energy source conductively coupled to the circuit of claim 15, wherein the circuit is energized by the energy source. 17. The circuit conductively coupled to the substrate with pathway arrangement of claim 3, as recited in claim 11, wherein the alignment of the portion of the second area and the portion of the fourth area to each other is a superposed alignment. 18. A substrate with an energy pathway arrangement comprising: a first surface of the substrate; an energy pathway arrangement comprising: a first conductor including a first conductive plane; a second conductor including a second conductive plane; a third conductor including a third conductive plane; a fourth conductor including a fourth conductive plane; a fifth conductor including a fifth conductive plane; wherein the first conductor, the third conductor and the fifth conductor are conductively coupled to one another, and wherein the first conductor, the third conductor and the fifth conductor are electrically insulated from the second conductor and the fourth conductor, and wherein the second conductor and the fourth conductor are electrically insulated from each other; wherein an area of the third conductive plane is between an area of the second conductive plane and an area of the fourth conductive plane, and wherein the area of the second conductive plane, the area of the third conductive plane and the area of the fourth conductive plane are between an area of the first conductive plane and an area of the fifth conductive plane; wherein the area of the second conductive plane, the area of the third conductive plane, the area of the fourth conductive plane, and the area of the fifth conductive plane are between the area of the first conductive plane and the first surface of the substrate; wherein the area of the first conductive plane is larger than the area of the second conductive plane, and wherein the area of the third conductive plane is larger than the area of the second conductive plane, and wherein the area of the fifth conductive plane is larger than the area of the second conductive plane; wherein the area of the first conductive plane is larger than the area of the fourth conductive plane, and wherein the area of the third conductive plane is larger than the area of the fourth conductive plane, and wherein the area of the fifth conductive plane is larger than the area of the fourth conductive plane; and wherein a portion of the area of the second conductive plane is shielded from a portion of the area of the fourth conductive plane by the area of the third conductive plane. 19. The substrate with an energy pathway arrangement of claim 18, wherein the first surface of the substrate is operable for connection to an integrated circuit chip; wherein the area of the second conductive plane and the area of the fourth conductive plane are oriented facing each other; wherein the portion of the area of the second conductive plane is in a superposed alignment with the portion of the area of the fourth conductive plane; wherein the second conductor is operable for conductive connection to a first part of the integrated circuit chip, and wherein the fourth conductor is operable for conductive connection to a second part of the integrated circuit chip; and wherein at least either the first conductor, the third conductor or the fifth conductor is operable for conductive connection to a third part of the integrated circuit chip. 20. The substrate with an energy pathway arrangement of claim 18, wherein the portion of the area of the second conductive plane is oriented facing the portion of the area of the fourth conductive plane and a first side of the area of the third conductive plane, and wherein the portion of the area of the fourth conductive plane is oriented facing the portion of the area of the second conductive plane and a second side of the area of the third conductive plane; and wherein the portion of the area of the second conductive plane overlaps the portion of the area of the fourth conductive plane, and wherein the portion of the area of the fourth conductive plane overlaps the portion of the area of the second conductive plane. 21. An energized substrate with an energy pathway arrangement of claim 19. 22. An energized substrate with an energy pathway arrangement of claim 20.
Copyright KISTI. All Rights Reserved.
※ AI-Helper는 부적절한 답변을 할 수 있습니다.