IPC분류정보
국가/구분 |
United States(US) Patent
등록
|
국제특허분류(IPC7판) |
|
출원번호 |
UP-0779535
(2007-07-18)
|
등록번호 |
US-7814388
(2010-11-01)
|
발명자
/ 주소 |
|
출원인 / 주소 |
|
대리인 / 주소 |
McAndrews, Held & Malloy, Ltd.
|
인용정보 |
피인용 횟수 :
0 인용 특허 :
18 |
초록
▼
A system and method for interleaving data in a wireless transmitter are disclosed, where bits from the input data stream are sent to downstream processing without being stored in memory. According to a first example embodiment, a first radio frame of data from an input code block is sent downstream,
A system and method for interleaving data in a wireless transmitter are disclosed, where bits from the input data stream are sent to downstream processing without being stored in memory. According to a first example embodiment, a first radio frame of data from an input code block is sent downstream, and the remaining radio frames from the code block are stored in the memory buffer. The first interleaving pattern can be applied, for example, as data is written to or read from the buffer. The stored radio frames are then read out as needed by the downstream processing. According to a second example embodiment, further savings in memory can be achieved by discarding bits that are not currently needed for processing then recalculating them at a later time. A first radio frame of data from an input code block is sent downstream without being stored in the memory buffer.
대표청구항
▼
What is claimed is: 1. A system for processing data in a communication device, the system comprising: one or more circuits comprising a memory buffer, wherein said one or more circuits enable sending downstream for processing, a portion of an input data stream comprising every Cth bit of said input
What is claimed is: 1. A system for processing data in a communication device, the system comprising: one or more circuits comprising a memory buffer, wherein said one or more circuits enable sending downstream for processing, a portion of an input data stream comprising every Cth bit of said input data stream; and said one or more circuits enables writing of at least some of a remaining portion of bits of said input data stream to said memory buffer, wherein said writing to said memory buffer is performed based on a first interleaving pattern, and wherein C is an integer indicating a number of columns in said memory buffer. 2. The system according to claim 1, wherein said one or more circuits enables sending said portion of said input data stream comprising every Cth bit downstream for processing without being stored in said memory buffer. 3. The system of claim 1, wherein said one or more circuits reads said at least some of said remaining portion of bits of said input data stream from said memory buffer, forming an output data stream. 4. A system for processing data in a wireless device, comprising: one or more circuits comprising a memory buffer, said one or more circuits enables interleaving of data; said one or more circuits enables sending downstream for processing, a portion of an input data stream comprising every Cth bit of said input data stream, wherein C is an integer indicating a number of columns in said memory buffer; said one or more circuits enables writing at least some of a remaining portion of bits of said input data stream to said memory buffer; and said one or more circuits enables reading said at least some of said remaining portion of said bits of said input data stream from said memory buffer, wherein said reading from said memory buffer is performed based on a first interleaving pattern. 5. A transmitter that transmits data via a wireless link, the transmitter comprising: one or more circuits comprising a medium access control layer, a coding/multiplexing unit, a modulator and a memory buffer, wherein said modulator is communicatively coupled between the wireless link and said coding/multiplexing unit; said one or more circuits enables sending downstream for processing, a portion of an input data stream comprising every Cth bit of said input data stream from said medium access control layer; and said one or more circuits enables writing of at least some of a remaining portion of bits of said input data stream to said memory buffer, wherein said writing to said memory buffer is performed based on a first interleaving pattern, and wherein C is an integer indicating a number of columns in said memory buffer. 6. A system for processing data in a wireless device, comprising: one or more circuits comprising a memory buffer and a read/write unit coupled to said memory buffer, said one or more circuits enables interleaving of data; and said one or more circuits enables sending downstream for processing, a portion of an input data stream comprising every Cth bit of said input data stream and to write at least some of a remaining portion of bits of said input data stream to said memory buffer, wherein said writing to said memory buffer is performed based on a first interleaving pattern, and wherein C is an integer indicating a number of columns in said memory buffer. 7. A system for processing data in a wireless device, the systems comprising: one or more circuits comprising a memory buffer, said one or more circuits enables interleaving of data; said one or more circuits enables sending downstream, a first radio frame from a first portion of an input code block; said one or more circuits enables storing of one or more additional radio frames from a second portion of said input code block in said memory buffer and discarding radio frames from a remaining portion of said input code block; said one or more circuits enables sending of said one or more additional radio frames downstream from said memory buffer; and said one or more circuits enables recalculation of said input code block. 8. The system according to claim 7, wherein said one or more circuits enables frame segmentation of said first radio frame from said first portion of said input code block. 9. The system according to claim 7, wherein said one or more circuits enables swapping of one or more columns of said stored one or more additional radio frames from said second portion of said input code block, within said memory buffer. 10. The system according to claim 9, wherein said one or more circuits enables swapping of said one or more columns based on at least one interleaving pattern. 11. A system for processing data in a wireless device, comprising: one or more processors that enables interleaving of data, said one or more processor enables sending downstream, a first radio frame from a first portion of an input code block; said one or more processors enables storing of one or more additional radio frames from a second portion of said input code block in a memory buffer and discarding radio frames from a remaining portion of said input code block; said one or more processors enables sending of said one or more additional radio frames downstream from said memory buffer; and said one or more processors enables recalculation of said input code block. 12. The system according to claim 11, wherein said one or more processors enables frame segmentation of said first radio frame from said first portion of said input code block. 13. The system according to claim 11, wherein said one or more processors enables swapping of one or more columns of said stored one or more additional radio frames from said second portion of said input code block, within said memory buffer. 14. The system according to claim 13, wherein said one or more processors enables swapping of said one or more columns based on at least one interleaving pattern.
※ AI-Helper는 부적절한 답변을 할 수 있습니다.