IPC분류정보
국가/구분 |
United States(US) Patent
등록
|
국제특허분류(IPC7판) |
|
출원번호 |
UP-0383150
(2006-05-12)
|
등록번호 |
US-7817652
(2010-11-08)
|
발명자
/ 주소 |
- MacAdam, Angus David Starr
- Preyer, Justin
- Glaser, Alan
|
출원인 / 주소 |
- Integrated Device Technology, inc.
|
대리인 / 주소 |
|
인용정보 |
피인용 횟수 :
7 인용 특허 :
45 |
초록
▼
A packet switch includes a pointer table for mapping locations in an input data buffer to locations in an output data buffer. The processor generates an output data packet based on data portions in the input data buffer and based on the pointer table. The output data buffer stores data portions of t
A packet switch includes a pointer table for mapping locations in an input data buffer to locations in an output data buffer. The processor generates an output data packet based on data portions in the input data buffer and based on the pointer table. The output data buffer stores data portions of the output data packet successively in a sequential order and can output the data portions of the output data packet successively in a sequential order. The pointer table may be configured to reduce the latency or reduce the power consumption of the packet switch.
대표청구항
▼
What is claimed is: 1. A system for processing a data packet, the system comprising: a first data buffer comprising a first plurality of locations, the first data buffer configured to receive at least one input data packet comprising a plurality of data portions in a clock cycle comprising a plural
What is claimed is: 1. A system for processing a data packet, the system comprising: a first data buffer comprising a first plurality of locations, the first data buffer configured to receive at least one input data packet comprising a plurality of data portions in a clock cycle comprising a plurality of subcycles by receiving a data portion of the plurality of data portions during each subcycle of the plurality of subcycles and to store each data portion of the plurality of data portions into a location of the first plurality of locations; a second data buffer comprising a second plurality of locations, each location of the second plurality of locations configured to store a data portion; a pointer table comprising a plurality of pointers configured to map the first plurality of locations to the second plurality of locations for avoiding a power spike; and a processor coupled to the first data buffer, the second data buffer, and the pointer table, the processor configured to generate an output data packet comprising a sequence of data portions having a sequential order, based on the plurality of data portions and the pointer table, the second data buffer further configured to store each data portion of the sequence of data portions into the second data buffer successively in the sequential order. 2. The system of claim 1, wherein the second data buffer is further configured to output each data portion of the sequence of data portions successively in the sequential order. 3. The system of claim 2, wherein the second data buffer is further configured to receive from the processor a first data portion of the sequence of data portions and a second data portion of the sequence of data portions, the second data buffer further configured to output the first data portion before receiving the second data portion. 4. The system of claim 1, wherein the processor is further configured to generate each data portion of the sequence of data portions successively in the sequential order. 5. A system for processing a data packet, the system comprising: a first data buffer comprising a first plurality of locations, the first data buffer configured to receive at least one input data packet comprising a plurality of data portions in a clock cycle comprising a plurality of subcycles by receiving a data portion of the plurality of data portions during each subcycle of the plurality of subcycles and to store each data portion of the plurality of data portions into a location of the first plurality of locations; a second data buffer comprising a second plurality of locations, each location of the second plurality of locations configured to store a data portion; a pointer table comprising a plurality of pointers configured to map the first plurality of locations to the second plurality of locations; a processor coupled to the first data buffer, the second data buffer, and the pointer table, the processor configured to generate an output data packet comprising a sequence of data portions having a sequential order, based on the plurality of data portions and the pointer table, the second data buffer further configured to store each data portion of the sequence of data portions into the second data buffer successively in the sequential order; and a cache memory coupled to the processor, wherein a first data portion of the plurality of data portions comprises a second data portion and a third data portion, the processor further configured to write the third data portion into the cache memory, generate a first data portion of the sequence of data portions based on the second data portion, access the third data portion in the cache memory, and generate a second data portion of the sequence of data portions based on the third data portion accessed in the cache memory. 6. The system of claim 5, wherein the processor is further configured to access the first data portion of the plurality of data portions in a first location of the first data buffer in a first clock cycle and to access the third data potion of the plurality of data portions in the cache memory in a second clock cycle following the first clock cycle. 7. The system of claim 6, wherein the pointer table comprises a plurality of pointers configured to map the first location of the first data buffer to a corresponding plurality of locations of the second data buffer. 8. A method of processing a data packet, the method comprising: receiving at a first data buffer of a packet switch at least one input data packet comprising a plurality of data portions; storing the plurality of data portions in a corresponding plurality of locations of the first data buffer; mapping in a pointer table of the packet switch the plurality of locations of the first data buffer to a plurality of locations of a second data buffer of the packet switch for reducing power consumption; generating by a processor of the packet switch an output data packet comprising a sequence of data portions having a sequential order, based on the plurality of data portions and the pointer table; and storing each data portion of the sequence of data portions in the second data buffer successively in the sequential order. 9. The method of claim 8, further comprising outputting each data portion of the sequence of data portions from the second data buffer successively in the sequential order. 10. The method of claim 9, further comprising receiving by the second data buffer a first data portion of the sequence of data portions and a second data portion of the sequence of data portions, wherein outputting each data portion of the sequence of data portions from the second data buffer successively in the sequential order comprises outputting the first data portion before receiving the second data portion. 11. The method of claim 8, wherein generating the output data packet comprising the sequence of data portions having the sequential order comprises generating each data portion of the sequence of data portions successively in the sequential order. 12. The method of claim 8, wherein receiving the at least one input data packet comprising the plurality of data portions comprises receiving the plurality of data portions in a clock cycle. 13. The method of claim 12, wherein the clock cycle comprises a plurality of subcycles, and wherein receiving the plurality of data portions in the clock cycle comprises receiving a data portion of the plurality of data portions during each subcycle of the plurality of subcycles. 14. A method of processing a data packet, the method comprising: receiving at a first data buffer of a packet switch at least one input data packet comprising a plurality of data portions; storing the plurality of data portions in a corresponding plurality of locations of the first data buffer; mapping in a pointer table of the packet switch the plurality of locations of the first data buffer to a plurality of locations of a second data buffer of the packet switch for reducing power consumption; generating by a processor of the packet switch an output data packet comprising a sequence of data portions having a sequential order, based on the plurality of data portions and the pointer table; storing each data portion of the sequence of data portions in the second data buffer successively in the sequential order, wherein a first data portion of the plurality of data portions comprises a second data portion and a third data portion; storing the third data portion of the plurality of data portions in a cache memory of the packet switch; generating a first data portion of the sequence of data portions based on the second data portion of the plurality of data portions; accessing the third data portion of the plurality of data portions in the cache memory; and generating a second data portion of the sequence of data portions based on the third data portion of the plurality of data portions accessed in the cache memory. 15. The method of claim 14, further comprising: accessing the first data portion of the plurality of data portions in a first location of the first data buffer in a first clock cycle; and accessing the third data portion of the plurality of data portions in the cache memory in a second clock cycle following the first clock cycle. 16. The method of claim 15, wherein mapping the plurality of locations of the first data buffer to the plurality of locations of the second data buffer comprises mapping the first location of the first data buffer to a plurality of locations of the second data buffer. 17. The method of claim 8, wherein the plurality of locations of the first data buffer are mapped to the plurality of locations of the second data buffer to reduce latency. 18. A system for processing a data packet, the system comprising: means for receiving at least one input data packet comprising a plurality of data portions; means for storing the plurality of data portions in a corresponding plurality of locations of a first data buffer; means for mapping the plurality of locations of the first data buffer to a second plurality of locations of a second data buffer to reduce power consumption; means for generating an output data packet comprising a sequence of data portions having a sequential order, based on the plurality of data portions; and means for storing each data portion of the sequence of data portions into the second data buffer successively in the sequential order. 19. The method of claim 8, wherein mapping the plurality of locations of the first data buffer to the plurality of locations of the second data buffer to reduce power consumption comprises mapping the plurality of locations of the first data buffer to the plurality of locations of the second data buffer for avoiding a power spike. 20. The system of claim 18, wherein mapping the plurality of locations of the first data buffer to the second plurality of locations of the second data buffer to reduce power consumption comprises mapping the plurality of locations of the first data buffer to the plurality of locations of the second data buffer for avoiding a power spike. 21. The system of claim 18, wherein mapping the plurality of locations of the first data buffer to the second plurality of locations of the second data buffer to reduce power consumption comprises receiving the at least one input data packet comprising the plurality of data portions in a clock cycle comprising a plurality of subcycles by receiving a data portion of the plurality of data portions during each subcycle of the plurality of subcycles.
※ AI-Helper는 부적절한 답변을 할 수 있습니다.