IPC분류정보
국가/구분 |
United States(US) Patent
등록
|
국제특허분류(IPC7판) |
|
출원번호 |
UP-0185587
(2008-08-04)
|
등록번호 |
US-7822943
(2010-11-15)
|
발명자
/ 주소 |
|
출원인 / 주소 |
|
대리인 / 주소 |
Sterne, Kessler, Goldstein & Fox P.L.L.C.
|
인용정보 |
피인용 횟수 :
2 인용 특허 :
21 |
초록
▼
Systems, methods and computer program products for improving data stream prefetching in a microprocessor are described herein. The method includes the steps of: 1) translating an address associated with a first type of memory access request in a first translation look-aside buffer (TLB) to provide a
Systems, methods and computer program products for improving data stream prefetching in a microprocessor are described herein. The method includes the steps of: 1) translating an address associated with a first type of memory access request in a first translation look-aside buffer (TLB) to provide an address translation associated with only a first type of memory access request; 2) translating an address associated with a second type or memory access request in a second translation look-aside buffer a second TLB to provide an address translation associated with only a second type of memory access request, wherein the first and second types are different; 3) receiving first status information from the first TLB; 4) receiving second status information from the second TLB; 5) providing a control signal to a selector based on the received first and second status information, the control signal indicating whether to use the address translation from the first TLB or the second TLB; and 6) selecting whether to use the address translation from the first TLB or second TLB in according with the control signal.
대표청구항
▼
I claim: 1. A microprocessor, comprising: a first translation look-aside buffer (TLB) that is configured to provide an address translation associated with only a first type of memory access request, and to output first status information related to the operation of the first TLB; a second TLB that
I claim: 1. A microprocessor, comprising: a first translation look-aside buffer (TLB) that is configured to provide an address translation associated with only a first type of memory access request, and to output first status information related to the operation of the first TLB; a second TLB that is configured to provide an address translation associated with only a second type of memory access request, and to output second status information related to the operation of the second TLB, wherein the second type of memory access request is a stream prefetch request, and the first and second types are different; control logic to receive first status information and second status information and to provide a control signal indicating whether to use the address translation from the first TLB or the second TLB; and a selector to receive the control signal to select whether to use the address translation from the first TLB or second TLB. 2. The microprocessor of claim 1 having a plurality of stream prefetch units, further comprising a second selector configured to select one of the plurality of stream prefetch units from which to obtain address translation information associated with only the second type of memory access request. 3. The microprocessor of claim 1, wherein the first status information includes a first miss signal indicating whether an address hits in the first TLB, and the second status information includes a second miss signal indicating whether an address hits in the second TLB. 4. The microprocessor of claim 1, further comprising a plurality of second TLBs associated with the second type of memory request. 5. The microprocessor of claim 1, wherein the control logic outputs a first update signal, corresponding to the first TLB, to update TLB information for the first TLB and outputs a second update signal, corresponding to the second TLB, to update TLB information for the second TLB. 6. The microprocessor of claim 1, further comprising: a third translation look-aside buffer (TLB) configured to provide an address translation associated with the first type of memory access request or the second type of memory request, and to output first status information related to the operation of the first TLB; and a third selector to select a first type of memory access request or a second type of memory access request as input to the third TLB. 7. A method for improving data stream prefetching in a microprocessor, comprising: translating an address associated with a first type of memory access request in a first translation look-aside buffer (TLB) that is configured to provide an address translation associated with only a first type of memory access request; translating an address associated with a second type or memory access request in a second translation look-aside buffer a second TLB that is configured to provide an address translation associated with only a second type of memory access request, wherein the second type of memory access request is a stream prefetch request, and the first and second types are different; receiving first status information from the first TLB; receiving second status information from the second TLB; providing a control signal to a selector based on the received first and second status information, the control signal indicating whether to use the address translation from the first TLB or the second TLB; and selecting whether to use the address translation from the first TLB or second TLB in according with the control signal. 8. The method of claim 7, wherein the microprocessor has a plurality of stream prefetch units, further comprising selecting a one of the plurality of stream prefetch units from which to obtain address translation information associated with only the second type of memory access request. 9. The method of claim 7, wherein the first status information includes a first miss signal indicating whether an address hits in the first TLB, and the second status information includes a second miss signal indicating whether an address hits in the second TLB. 10. The method of claim 7, furthering comprising updating information in the first and second TLBs. 11. The method of claim 7, further comprising: translating an address associated with the first type of memory access request or the second type of memory request in a third TLB, the third TLB associated with memory accesses of the first or second types; and selecting a first type of memory access request or a second type of memory access request as input to the third TLB. 12. A computer readable storage medium having thereon computer readable program code to generate a processor, the computer-readable program code comprising: computer-readable program code to generate a first translation look-aside buffer (TLB) that is configured to provide an address translation associated with only a first type of memory access request, and to output first status information related to the operation of the first TLB; computer-readable program code to generate a second TLB that is configured to provide an address translation associated with only a second type of memory access request, and to output second status information related to the operation of the second TLB, wherein the second type of memory access request is a stream prefetch request, and the first and second types are different; computer-readable program code to generate control logic to receive first status information and second status information and to provide a control signal indicating whether to use the address translation from the first TLB or the second TLB; and computer-readable program code to generate a selector to receive the control signal to select whether to use the address translation from the first TLB or second TLB. 13. The computer-readable storage medium of claim 12, wherein the processor has a plurality of stream prefetch units, further comprising computer-readable program code to generate a second selector to determine a one of the plurality of stream prefetch units from which to obtain address translation information associated with only the second type of memory access request. 14. The computer-readable storage medium of claim 12, wherein the first status information includes a first miss signal indicating whether an address hits in the first TLB, and the second status information includes a second miss signal indicating whether an address hits in the second TLB. 15. The computer-readable storage medium of claim 12, further comprising computer-readable program code to generate a plurality of second TLBs associated with the second type of memory request. 16. The computer-readable storage medium of claim 12, wherein the control logic outputs a first update signal, corresponding to the first TLB, to update TLB information for the first TLB and outputs a second update signal, corresponding to the second TLB, to update TLB information for the second TLB. 17. The computer-readable storage medium of claim 12, further comprising: computer-readable program code to generate a third TLB to translate an address associated with the first type of memory access request or the second type of memory request in a third TLB, the third TLB associated with memory accesses of the first or second types; and computer-readable program code to generate a third selector to select a first type of memory access request or a second type of memory access request as input to the third TLB.
※ AI-Helper는 부적절한 답변을 할 수 있습니다.