최소 단어 이상 선택하여야 합니다.
최대 10 단어까지만 선택 가능합니다.
다음과 같은 기능을 한번의 로그인으로 사용 할 수 있습니다.
NTIS 바로가기다음과 같은 기능을 한번의 로그인으로 사용 할 수 있습니다.
DataON 바로가기다음과 같은 기능을 한번의 로그인으로 사용 할 수 있습니다.
Edison 바로가기다음과 같은 기능을 한번의 로그인으로 사용 할 수 있습니다.
Kafe 바로가기국가/구분 | United States(US) Patent 등록 |
---|---|
국제특허분류(IPC7판) |
|
출원번호 | UP-0570173 (2004-08-30) |
등록번호 | US-7844796 (2011-01-31) |
우선권정보 | EP-03019428(2003-08-28); EP-03025911(2003-11-05); DE-103 57 284(2003-12-05); EP-03028953(2003-12-17); EP-03079015(2003-12-17); EP-04002604(2004-02-05); EP-04002719(2004-02-06); EP-04003258(2004-02-13); EP-04004885(2004-03-02); EP-04075654(2004-03-02); EP-04005403(2004-03-08); EP-04013557(2004-06-09); EP-04018267(2004-08-02); EP-04077206(2004-08-02) |
국제출원번호 | PCT/EP2004/009640 (2004-08-30) |
§371/§102 date | 20061110 (20061110) |
국제공개번호 | WO05/045692 (2005-05-19) |
발명자 / 주소 |
|
대리인 / 주소 |
|
인용정보 | 피인용 횟수 : 4 인용 특허 : 489 |
A data processing device comprising a multidimensional array of coarse grained logic elements processing data and operating at a first clock rate and communicating with one another and/or other elements via busses and/or communication lines operated at a second clock rate is disclosed, wherein the f
A data processing device comprising a multidimensional array of coarse grained logic elements processing data and operating at a first clock rate and communicating with one another and/or other elements via busses and/or communication lines operated at a second clock rate is disclosed, wherein the first clock rate is higher than the second and wherein the coarse grained logic elements comprise storage means for storing data needed to be processed.
The invention claimed is: 1. A processing device comprising: a configurable global interconnect structure including a plurality of multi-bit wide interconnects; a plurality of configurable coarse grained elements; and at least one dedicated multi-bit wide interconnect that is separate from the conf
The invention claimed is: 1. A processing device comprising: a configurable global interconnect structure including a plurality of multi-bit wide interconnects; a plurality of configurable coarse grained elements; and at least one dedicated multi-bit wide interconnect that is separate from the configurable global interconnect structure, each of the at least one dedicated multi-bit wide interconnect dedicated for connecting a respective single pair of the plurality of coarse grained elements; wherein: each of the coarse grained elements is connected to the global interconnect structure; the plurality of coarse grained elements are arranged in rows, the rows being interconnected via the global interconnect structure; and each of at least one of the plurality of coarse grained elements: (a) includes: at least one operand data input that is directly and vertically connected via a first one of the at least one dedicated multi-bit wide interconnect to a result data output of a respective first other one of the plurality of coarse grained elements; and at least one result data output that is directly and vertically connected via a second one of the at least one dedicated multi-bit wide interconnect to an operand data input of a respective second other one of the plurality of coarse grained elements; and (b) is on a different row than the first and second other ones of the plurality of coarse grained elements; and (c) is adapted to transfer data from its respective at least one operand data input through units for processing multi-bit arithmetic functions, at least one multiplexer downstream of the units for processing multi-bit arithmetic functions, and at least one register downstream of the at least one multiplexer, to its respective at least one result data output. 2. The processing device according to claim 1, wherein at least two input/output connects to the global interconnect structure are provided in one row and wherein at least one of (a) a switch in the global interconnect structure and (b) one of a gate, buffer, and multiplexer is provided between the at least two input/output connects. 3. The processing device according to claim 1, wherein the each of the at least one of the plurality of coarse grained elements, its respective first other one of the plurality of coarse grained elements, and its respective second other one of the plurality of coarse grained elements are arranged in three successive rows.
Copyright KISTI. All Rights Reserved.
※ AI-Helper는 부적절한 답변을 할 수 있습니다.