Formation of TSV backside interconnects by modifying carrier wafers
원문보기
IPC분류정보
국가/구분 |
United States(US) Patent
등록
|
국제특허분류(IPC7판) |
|
출원번호 |
US-0751512
(2010-03-31)
|
등록번호 |
US-8101499
(2012-01-24)
|
발명자
/ 주소 |
- Huang, Hon-Lin
- Hsiao, Ching-Wen
- Hsu, Kuo-Ching
- Chen, Chen-Shien
|
출원인 / 주소 |
- Taiwan Semiconductor Manufacturing Company, Ltd.
|
대리인 / 주소 |
|
인용정보 |
피인용 횟수 :
1 인용 특허 :
5 |
초록
▼
An integrated circuit structure includes a semiconductor wafer, which includes a first notch extending from an edge of the semiconductor wafer into the semiconductor wafer. A carrier wafer is mounted onto the semiconductor wafer. The carrier wafer has a second notch overlapping at least a portion of
An integrated circuit structure includes a semiconductor wafer, which includes a first notch extending from an edge of the semiconductor wafer into the semiconductor wafer. A carrier wafer is mounted onto the semiconductor wafer. The carrier wafer has a second notch overlapping at least a portion of the first notch. A side of the carrier wafer facing the semiconductor wafer forms a sharp angle with an edge of the carrier wafer. The carrier wafer has a resistivity lower than about 1×108 Ohm-cm.
대표청구항
▼
1. A method of forming an integrated circuit structure, the method comprising: providing a semiconductor wafer comprising a first notch extending from an edge of the semiconductor wafer into the semiconductor wafer, and a through-semiconductor via (TSV) extending into the semiconductor wafer;mountin
1. A method of forming an integrated circuit structure, the method comprising: providing a semiconductor wafer comprising a first notch extending from an edge of the semiconductor wafer into the semiconductor wafer, and a through-semiconductor via (TSV) extending into the semiconductor wafer;mounting a carrier wafer onto the semiconductor wafer, wherein the carrier wafer comprises a second notch in the carrier wafer, and wherein the step of mounting the carrier wafer comprises overlapping at least a portion of the first notch with at least a portion of the second notch;after the step of mounting the carrier wafer, grinding a backside of the semiconductor wafer to expose the TSV;depositing a conductive layer on the backside of the semiconductor wafer and electrically connected to the TSV; andafter the step of depositing, demounting the carrier wafer from the semiconductor wafer. 2. The method of claim 1, wherein the second notch extends from an edge of the carrier wafer into the carrier wafer. 3. The method of claim 1, wherein the step of mounting the carrier wafer comprises aligning edges of the second notch to edges of the first notch. 4. The method of claim 1, wherein a portion of the second notch less than an entirety of the second notch overlaps an entirety of the first notch. 5. The method of claim 1, wherein a portion of the first notch less than an entirety of the first notch overlaps an entirety of the second notch. 6. The method of claim 1, wherein the semiconductor wafer comprises active devices, and wherein the carrier wafer comprises a glass wafer. 7. The method of claim 1, wherein substantially all corners of the carrier wafer on a side facing the semiconductor wafer have a sharp profile, and wherein the substantially all corners of the carrier wafer form 90 degree angles. 8. The method of claim 1, wherein the carrier wafer has a resistivity lower than about 1×108 Ohm-cm. 9. The method of claim 1, wherein a combined structure comprising the carrier wafer and the semiconductor wafer has a warpage of less than about 20 μm. 10. A method of forming an integrated circuit structure, the method comprising: providing a semiconductor wafer comprising active devices, wherein the semiconductor wafer comprises a first notch extending from an edge of the of the semiconductor wafer into the semiconductor wafer; andmounting a carrier wafer onto the semiconductor wafer, wherein the carrier wafer comprises a glass wafer, wherein the carrier wafer comprises a second notch, wherein the second notch overlaps at least a portion of the first notch, and wherein the carrier wafer is joined to the semiconductor wafer through an adhesive layer. 11. The method of claim 10 further comprising demounting the carrier wafer from the semiconductor wafer. 12. The method of claim 10, wherein the carrier wafer has a resistivity lower than about 1×108 Ohm-cm. 13. The method of claim 10, wherein a combined structure comprising the carrier wafer and the semiconductor wafer has a warpage of less than about 20 μm. 14. A method of forming an integrated circuit structure, the method comprising: providing a semiconductor wafer; andmounting a carrier wafer onto the semiconductor wafer, wherein substantially all corners of the carrier wafer on a side facing the semiconductor wafer have a sharp profile with a 90 degree angle, and wherein the carrier wafer has a resistivity lower than about 1×108 ohm. 15. The method of claim 14, wherein the semiconductor wafer comprises a first notch extending from an edge of the semiconductor wafer into the semiconductor wafer, and the carrier wafer comprises a second notch, and wherein the step of mounting the carrier wafer comprises aligning the second notch to overlap at least a portion of the first notch. 16. The method of claim 11, wherein the semiconductor wafer comprises a semiconductor substrate, and a through-semiconductor via (TSV) extending into the semiconductor substrate, and wherein the method further comprises, before the step of demounting the carrier wafer from the semiconductor substrate, forming an under-bump metallurgy (UBM) on a side of the semiconductor substrate and electrically connected to the TSV.
이 특허에 인용된 특허 (5)
-
Wallace Steven W., Bonding silicon wafers.
-
Kazutaka Yanagita JP; Kazuaki Ohmi JP; Kiyofumi Sakaguchi JP; Hirokazu Kurisu JP, Composite member and separating method therefor, bonded substrate stack and separating method therefor, transfer method for transfer layer, and SOI substrate manufacturing method.
-
Morrow, Patrick; List, R. Scott; Kim, Sarah E., Methods of forming backside connections on a wafer stack.
-
Iwamatsu,Toshiaki; Maeda,Shigenobu, Semiconductor wafer and manufacturing method thereof.
-
Chen,Hsueh Chung; Lou,Chine Gie; Fan,Su Chen, Three dimensional IC device and alignment methods of IC device substrates.
이 특허를 인용한 특허 (1)
-
Canale, Joseph Eugene; King, Jeffrey Stapleton; Trott, Gary Richard, Glass wafers for semiconductor fabrication processes and methods of making same.
※ AI-Helper는 부적절한 답변을 할 수 있습니다.