IPC분류정보
국가/구분 |
United States(US) Patent
등록
|
국제특허분류(IPC7판) |
|
출원번호 |
US-0704034
(2010-02-11)
|
등록번호 |
US-8120135
(2012-02-21)
|
우선권정보 |
DE-10 2004 024 887 (2004-05-19) |
발명자
/ 주소 |
- Krischke, Norbert
- Vannucci, Nicola
- Lanzerstorfer, Sven
- Ostermann, Thomas
- Racki, Mathias
- Zundel, Markus
|
출원인 / 주소 |
|
대리인 / 주소 |
Dicke, Billig & Czaja, PLLC
|
인용정보 |
피인용 횟수 :
4 인용 특허 :
6 |
초록
▼
A transistor has a cell array with two or more transistor cells, a temperature sensor, which is integrated in the cell array or is adjacent to the cell array, and an isolation structure. The isolation structure isolates the temperature sensor from the cell array, and has an isolation trench, which i
A transistor has a cell array with two or more transistor cells, a temperature sensor, which is integrated in the cell array or is adjacent to the cell array, and an isolation structure. The isolation structure isolates the temperature sensor from the cell array, and has an isolation trench, which is arranged between the cell array and the temperature sensor. The distance between the temperature sensor and the active transistor cell that is closest to the temperature sensor corresponds approximately to the pitch between active transistor cells within the cell array.
대표청구항
▼
1. A transistor device comprising: a cell array formed in a silicon substrate having a surface with at least two active transistor cells, wherein trenches of the transistor cells are separated by a pitch;a temperature sensor proximate to the cell array and having an isolation structure configured to
1. A transistor device comprising: a cell array formed in a silicon substrate having a surface with at least two active transistor cells, wherein trenches of the transistor cells are separated by a pitch;a temperature sensor proximate to the cell array and having an isolation structure configured to electrically isolate the temperature sensor from the cell array, the isolation structure having an isolation trench;wherein a distance between the temperature sensor and at least one of the active transistor cells that is closest to the temperature sensor corresponds approximately to the pitch between the trenches of the active transistor cells within the cell array; andwherein the temperature sensor is formed in a portion of or below the surface of the silicon substrate. 2. The transistor of claim 1, wherein the transistor is a trench transistor. 3. The transistor of claim 2, wherein internal walls of a cell array trench that is closest to the isolation trench, as well as internal walls of the isolation trench, are clad with isolation layers. 4. The transistor of claim 2, wherein at least two successive isolation layers in the horizontal direction are thickened over the entire vertical extent of the trench. 5. The transistor of claim 4, wherein the two successive thickened isolation layers are both formed within the isolation trench. 6. The transistor of claim 4, wherein one thickened isolation layer is in each case formed within the isolation trench and the closest cell array trench. 7. The transistor of claim 1, wherein a mesa region configured between the isolation trench and the closest cell array trench is alternatively activated and deactivated. 8. The transistor of claim 1, wherein the transistor cells are DMOS transistor cells. 9. The transistor of claim 1, wherein the temperature sensor is one selected from the group comprising a transistor, a diode, and a resistor. 10. The transistor of claim 3, wherein at least one electrode is provided in the isolation trench. 11. The transistor of claim 10, wherein the potential at the at least one electrode varies in the vertical and horizontal direction. 12. The transistor of claim 11, wherein possible potential values for the at least one electrode are one of the source potential, the gate potential, the drain potential/2, and the substrate potential/2. 13. The transistor of claim 1, wherein the temperature sensor is enclosed by two isolation trenches, wherein the distance between the two isolation trenches is less than the pitch between active transistor cells within the cell array. 14. A transistor device comprising: a cell array formed in a silicon substrate having a surface and with at least two active transistor cells, wherein trenches of the transistor cells are separated by a pitch; anda temperature sensor proximate to the cell array and comprising an isolation structure with two isolation trenches;wherein the isolation structure is configured to electrically isolate the temperature sensor from the cell array;wherein a distance between the temperature sensor and at least one of the active transistor cells that is closest to the temperature sensor corresponds approximately to the pitch between active transistor cells within the cell array;wherein a distance between the two isolation trenches of the isolation structure is greater than the pitch between the trenches of the active transistor cells within the cell array; andwherein the temperature sensor is formed in a portion of or below the surface of the silicon substrate. 15. A transistor component comprising: a semiconductor body in which at least two transistors that are arranged parallel to one another are formed, wherein each transistor includes at least two trenches; andisolation structures configured to electrically isolate the transistors from one another;wherein the isolation structures each have an isolation trench other than the at least two trenches of each transistor; andwherein a distance between at least one of the isolation trenches and one of the transistors corresponds approximately to a pitch between the trenches of the transistor. 16. The transistor component of claim 15, wherein the isolation trenches represent edge terminations of doped well regions that are formed in edge areas of the transistors. 17. The transistor component of claim 16, wherein the isolation trenches are provided at a distance from the well regions between doped well regions which are in each case formed in edge areas of the transistors. 18. The transistor component of claim 15, wherein the transistors are n-channel MOS transistors. 19. The transistor component of claim 15, wherein the transistors are p-channel MOS transistors. 20. The transistor component of claim 15, wherein an electrode is provided in the isolation trench. 21. The transistor component of claim 20, wherein the potential of the electrode is the substrate potential. 22. The transistor component of claim 15, wherein the transistor component is a trench transistor. 23. The transistor component of claim 22, wherein the isolation trench is produced together with the cell array trench, in one process step.
※ AI-Helper는 부적절한 답변을 할 수 있습니다.