IPC분류정보
국가/구분 |
United States(US) Patent
등록
|
국제특허분류(IPC7판) |
|
출원번호 |
US-0465419
(2009-05-13)
|
등록번호 |
US-8129609
(2012-03-06)
|
발명자
/ 주소 |
- Chen, Howard Hao
- Chu, Richard C.
- Hsu, Louis L.
|
출원인 / 주소 |
- International Business Machines Corporation
|
대리인 / 주소 |
F. Chau & Associates, LLC
|
인용정보 |
피인용 횟수 :
4 인용 특허 :
6 |
초록
▼
Semiconductor integrated thermoelectric devices are provided, which are formed having high-density arrays of thermoelectric (TE) elements using semiconductor thin-film and VLSI (very large scale integration) fabrication processes. Thermoelectric devices can be either separately formed and bonded to
Semiconductor integrated thermoelectric devices are provided, which are formed having high-density arrays of thermoelectric (TE) elements using semiconductor thin-film and VLSI (very large scale integration) fabrication processes. Thermoelectric devices can be either separately formed and bonded to semiconductor chips, or integrally formed within the non-active surface of semiconductor chips, for example.
대표청구항
▼
1. An integrated circuit chip, comprising: an integrated circuit layer formed on an active surface of the integrated circuit chip; anda thermoelectric device, comprising: a substrate comprising a pattern of step structures formed in an insulating layer, the step structures being formed of an insulat
1. An integrated circuit chip, comprising: an integrated circuit layer formed on an active surface of the integrated circuit chip; anda thermoelectric device, comprising: a substrate comprising a pattern of step structures formed in an insulating layer, the step structures being formed of an insulating material;a plurality of thermoelectric (TE) elements formed on sidewalls of the step structures such that each step structure comprises an n-type TE element formed on a first sidewall and a p-type TE element formed on a second sidewall opposite the first sidewall; andmetallic interconnects formed between adjacent step structures and on top of each step structure to connect adjacent TE elements,wherein the step structures and the TE elements formed on the sidewalls of the step structures are completely embedded within the integrated circuit layer. 2. The device of claim 1, wherein the step structures have a height of about 0.1 micron to about 1 micron. 3. The device of claim 1, wherein the TE elements are formed of an extrinsic alloy semiconductor material. 4. The device of claim 1, wherein the TE elements are formed of SiGe. 5. The device of claim 1, wherein the sidewalls of the step structures are tapered. 6. The device of claim 1, wherein the insulating layer encapsulates the TE elements and the metallic interconnects. 7. The device of claim 1, wherein the substrate is a SOI (silicon on insulator) substrate comprising an oxide layer and a silicon layer formed on the oxide layer. 8. An integrated circuit chip, comprising: a device layer comprising an integrated circuit; anda thermoelectric device layer comprising a thermoelectric device, wherein the thermoelectric device comprises: a substrate comprising a pattern of step structures formed in a first insulating layer, the step structures being formed of an insulating material, wherein a width of the step structures is different from a width of spaces between the step structures;a plurality of thermoelectric (TE) elements formed on sidewalls of the step structures such that each step structure comprises an n-type TE element formed on a first sidewall and a p-type TE element formed on a second sidewall opposite the first sidewall; andmetallic interconnects formed between adjacent step structures and on top of each step structure to connect adjacent TE elements, wherein the metallic interconnects connect the TE elements at top and bottom portions of the step structures,wherein the device layer is completely enclosed within a silicon layer of the integrated circuit chip and does not contact the thermoelectric device layer, the thermoelectric device layer is formed on a second insulating layer of the integrated circuit chip, and the second insulating layer separates the silicon layer and the thermoelectric device layer and does not contact the device layer. 9. The integrated circuit chip of claim 8, wherein the interconnects formed at the top portions contact the step structures and the interconnects formed at the bottom portions directly contact the substrate and the pattern of step structures. 10. A semiconductor package, comprising: a semiconductor chip; anda thermoelectric device, comprising: a substrate comprising a pattern of step structures formed in an insulating layer, the step structures being formed of an insulating material;a plurality of thermoelectric (TE) elements formed on sidewalls of the step structures such that each step structure comprises an n-type TE element formed on a first sidewall and a p-type TE element formed on a second sidewall opposite the first sidewall, wherein the n-type TE element is not in direct contact with the p-type TE element; andmetallic interconnects formed contacting adjacent step structures and on top of each step structure to connect adjacent TE elements, wherein a top surface of each metallic interconnect is exposed to the insulating layer,wherein the thermoelectric device is separate from the semiconductor chip and is thermally bonded directly to a non-active surface of the semiconductor chip via a thermal interface material layer. 11. The semiconductor package of claim 10, wherein the metallic interconnects connect the TE elements at top and bottom portions of the step structures. 12. The semiconductor package of claim 11, wherein the interconnects formed at the top portions contact the step structures and the interconnects formed at the bottom portions directly contact the substrate and the pattern of step structures. 13. The device of claim 1, wherein the plurality of TE elements are embedded only in a regions of the integrated circuit layer having a high power density. 14. The integrated circuit chip of claim 1, further comprising: a plurality of nitride spacers formed on the plurality of TE elements, wherein the metallic interconnects are formed of a salicide. 15. The integrated circuit chip of claim 14, wherein the plurality of TE elements are formed of a TE material, and the metallic interconnects are formed by converting a portion of the TE material corresponding to the metallic interconnects to the salicide using a self-aligned silicidation process. 16. The integrated circuit chip of claim 1, wherein the plurality of TE elements are formed directly on the step structures. 17. The integrated circuit chip of claim 8, further comprising: a plurality of nitride spacers formed on the plurality of TE elements, wherein the metallic interconnects are formed of a salicide. 18. The integrated circuit chip of claim 17, wherein the plurality of TE elements are formed of a TE material, and the metallic interconnects are formed by converting a portion of the TE material corresponding to the metallic interconnects to the salicide using a self-aligned silicidation process. 19. The semiconductor package of claim 10, further comprising: a plurality of nitride spacers formed on the plurality of TE elements, wherein the metallic interconnects are formed of a salicide. 20. The integrated circuit chip of claim 19, wherein the plurality of TE elements are formed of a TE material, and the metallic interconnects are formed by converting a portion of the TE material corresponding to the metallic interconnects to the salicide using a self-aligned silicidation process.
※ AI-Helper는 부적절한 답변을 할 수 있습니다.