Method for processing semiconductor structure and device based on the same
원문보기
IPC분류정보
국가/구분
United States(US) Patent
등록
국제특허분류(IPC7판)
H01L-021/302
H01L-021/461
출원번호
US-0886106
(2010-09-20)
등록번호
US-8138097
(2012-03-20)
발명자
/ 주소
Isobayashi, Atsunobu
Ishikawa, Masao
출원인 / 주소
Kabushiki Kaisha Toshiba
대리인 / 주소
Turocy & Watson, LLP
인용정보
피인용 횟수 :
6인용 특허 :
5
초록▼
Methods for fabricating a device and related device structures are provided herein. According to one embodiment, a method for fabricating a device includes the acts of producing a substrate; forming a structure on the substrate having a lower dielectric layer, a metal layer, an upper dielectric laye
Methods for fabricating a device and related device structures are provided herein. According to one embodiment, a method for fabricating a device includes the acts of producing a substrate; forming a structure on the substrate having a lower dielectric layer, a metal layer, an upper dielectric layer, a planarizing layer, and a layer of photoresist material; developing the photoresist material according to a mask pattern; etching the planarizing layer and the upper dielectric layer according to the mask pattern; removing the photoresist material and the planarizing layer upon etching of the planarizing layer and the upper dielectric layer; applying a selective metal growth or metal/organic film to respective exposed portions of the metal layer following etching of the upper dielectric layer, thereby obtaining an inverted mask pattern; and etching at least the metal layer and the lower dielectric layer according to the inverted mask pattern.
대표청구항▼
1. A method for fabricating a device, comprising: forming a structure on a substrate, the structure having a lower dielectric layer on the substrate, a metal layer on the lower dielectric layer, an upper dielectric layer on the metal layer, a planarizing layer on the upper dielectric layer, and a la
1. A method for fabricating a device, comprising: forming a structure on a substrate, the structure having a lower dielectric layer on the substrate, a metal layer on the lower dielectric layer, an upper dielectric layer on the metal layer, a planarizing layer on the upper dielectric layer, and a layer of photoresist material on the planarizing layer;developing the photoresist material according to a mask pattern;etching the planarizing layer and the upper dielectric layer according to the mask pattern;removing the photoresist material and the planarizing layer upon etching of the planarizing layer and the upper dielectric layer;applying a selective metal growth to respective exposed portions of the metal layer following etching of the upper dielectric layer, thereby obtaining an inverted mask pattern composed of the selective metal growth; andetching at least the metal layer and the lower dielectric layer according to the inverted mask pattern. 2. The method of claim 1, further comprising removing the upper dielectric layer prior to etching the metal layer and the lower dielectric layer. 3. The method of claim 1, wherein the applying comprises applying the selective metal growth via at least one of electroless plating, epitaxial growth, chemical vapor deposition (CVD), physical vapor deposition (PVD), or atomic layer deposition (ALD). 4. The method of claim 1, wherein: the upper dielectric layer has a thickness between approximately 10 nm and approximately 100 nm; andthe metal layer has a thickness between approximately 5 nm and approximately 20 nm. 5. The method of claim 1, wherein the applying comprises applying selective metal growth composed of at least one element selected from the group consisting of Co, Ni, Cu, Fe, Ru, Rh, Pd, Ag, Os, Ir, Sn, Pb, Pt, and Au. 6. The method of claim 1, wherein the applying comprises applying selective metal growth comprising at least one primary metal and at least one co-deposit metal. 7. The method of claim 6, wherein: the at least one primary metal is composed of at least one element selected from the group consisting of Co, Ni, Cu, Fe, Ru, Rh, Pd, Ag, Os, Ir, Sn, Pb, Pt, and Au; andthe at least one co-deposit metal comprises is composed of at least one element selected from the group consisting of V, Cr, Mn, Mo, Tc, W, Rc, In, Ti, Zn, Si, Ge, and B. 8. The method of claim 1, further comprising: removing the selective metal growth and the metal layer following etching of the metal layer and the lower dielectric layer;metalizing one or more portions of the lower dielectric layer that are removed as a result of the etching of the lower dielectric layer; andforming a cap layer on the lower dielectric layer upon completion of the metalizing. 9. A method for fabricating a device, comprising: forming a structure on a substrate, the structure having a lower dielectric layer on the substrate, a metal layer on the lower dielectric layer, an upper dielectric layer on the metal layer, a planarizing layer on the upper dielectric layer, and a layer of photoresist material on the planarizing layer;developing the photoresist material according to a mask pattern;etching the planarizing layer and the upper dielectric layer according to the mask pattern;removing the photoresist material and the planarizing layer upon etching of the planarizing layer and the upper dielectric layer;depositing a metal or organic film on the upper dielectric layer and respective exposed portions of the metal layer following etching of the upper dielectric layer;removing respective portions of the metal or organic film that are located on one or more portions of the upper dielectric layer, thereby obtaining an inverted mask pattern composed of the metal or organic film; andetching at least the metal layer and the lower dielectric layer according to the inverted mask pattern. 10. The method of claim 9, further comprising removing the upper dielectric layer prior to etching the metal layer and the lower dielectric layer. 11. The method of claim 9, wherein the depositing comprises depositing the metal or organic film via at least one of electroless plating, epitaxial growth, chemical vapor deposition (CVD), physical vapor deposition (PVD), or atomic layer deposition (ALD). 12. The method of claim 9, wherein: the upper dielectric layer has a thickness between approximately 10 nm and approximately 100 nm; andthe metal layer has a thickness between approximately 5 nm and approximately 20 nm. 13. The method of claim 9, wherein the metal or organic film is a metal film composed of at least one of a material selected from the group consisting of W, Cu, Ti, TiN, Ru, Ta, TaN, Co, Ni, and Si; carbon combined with a material selected from the group consisting of W, Cu, Ti, TiN, Ru, Ta, TaN, Co, Ni, and Si; or an alloy combined with a material selected from the group consisting of W, Cu, Ti, TiN, Ru, Ta, TaN, Co, Ni, and Si. 14. The method of claim 9, wherein the metal or organic film is an organic film composed of amorphous carbon. 15. The method of claim 9, wherein the metal or organic film has a thickness between approximately 10 nm and approximately 300 nm. 16. The method of claim 9, wherein the depositing comprises: depositing an initial layer of metal or organic film on the upper dielectric layer and respective exposed portions of the metal layer following etching of the upper dielectric layer; anddepositing a primary layer of metal or organic film on the initial layer of metal or organic film. 17. The method of claim 16, wherein the initial layer of metal or organic film is composed of at least one of Ti, TiN, Ta, or TaN. 18. The method of claim 16, wherein the initial layer of metal or organic film has a thickness between approximately 1 nm and approximately 10 nm. 19. The method of claim 9, further comprising: removing the metal or organic film and the metal layer following etching of the metal layer and the lower dielectric layer;metalizing one or more portions of the lower dielectric layer that are removed as a result of the etching of the lower dielectric layer; andforming a cap layer on the lower dielectric layer upon completion of the metalizing.
연구과제 타임라인
LOADING...
LOADING...
LOADING...
LOADING...
LOADING...
이 특허에 인용된 특허 (5)
Kolics, Artur; Petrov, Nicolai; Ting, Chiu; Ivanov, Igor, Activation-free electroless solution for deposition of cobalt and method for deposition of cobalt capping/passivation layer on copper.
Kolics, Artur; Petrov, Nicolai; Ting, Chiu; Ivanov, Igor C., Method for electroless deposition of phosphorus-containing metal films onto copper with palladium-free activation.
Boyd Diane C. ; Furukawa Toshiharu ; Holmes Steven J. ; Ma William H. ; Rabidoux Paul A. ; Horak David V., Resist image reversal by means of spun-on-glass.
Annunziata, Anthony J.; Galan, Armand A.; Holmes, Steve; Joseph, Eric A.; Lauer, Gen P.; Lin, Qinghuang; Marchack, Nathan P., Spin torque MRAM fabrication using negative tone lithography and ion beam etching.
Annunziata, Anthony J.; Galan, Armand A.; Holmes, Steve; Joseph, Eric A.; Lauer, Gen P.; Lin, Qinghuang; Marchack, Nathan P., Spin torque MRAM fabrication using negative tone lithography and ion beam etching.
※ AI-Helper는 부적절한 답변을 할 수 있습니다.