$\require{mediawiki-texvc}$

연합인증

연합인증 가입 기관의 연구자들은 소속기관의 인증정보(ID와 암호)를 이용해 다른 대학, 연구기관, 서비스 공급자의 다양한 온라인 자원과 연구 데이터를 이용할 수 있습니다.

이는 여행자가 자국에서 발행 받은 여권으로 세계 각국을 자유롭게 여행할 수 있는 것과 같습니다.

연합인증으로 이용이 가능한 서비스는 NTIS, DataON, Edison, Kafe, Webinar 등이 있습니다.

한번의 인증절차만으로 연합인증 가입 서비스에 추가 로그인 없이 이용이 가능합니다.

다만, 연합인증을 위해서는 최초 1회만 인증 절차가 필요합니다. (회원이 아닐 경우 회원 가입이 필요합니다.)

연합인증 절차는 다음과 같습니다.

최초이용시에는
ScienceON에 로그인 → 연합인증 서비스 접속 → 로그인 (본인 확인 또는 회원가입) → 서비스 이용

그 이후에는
ScienceON 로그인 → 연합인증 서비스 접속 → 서비스 이용

연합인증을 활용하시면 KISTI가 제공하는 다양한 서비스를 편리하게 이용하실 수 있습니다.

Formation of TSV backside interconnects by modifying carrier wafers 원문보기

IPC분류정보
국가/구분 United States(US) Patent 등록
국제특허분류(IPC7판)
  • H01L-021/30
출원번호 US-0751512 (2010-03-31)
등록번호 US-8158489 (2012-04-17)
발명자 / 주소
  • Huang, Hon-Lin
  • Hsiao, Ching-Wen
  • Hsu, Kuo-Ching
  • Chen, Chen-Shien
출원인 / 주소
  • Taiwan Semiconductor Manufacturing Company, Ltd.
대리인 / 주소
    Slater & Matsil, L.L.P.
인용정보 피인용 횟수 : 28  인용 특허 : 40

초록

An integrated circuit structure includes a semiconductor wafer, which includes a first notch extending from an edge of the semiconductor wafer into the semiconductor wafer. A carrier wafer is mounted onto the semiconductor wafer. The carrier wafer has a second notch overlapping at least a portion of

대표청구항

1. A method of forming an integrated circuit structure, the method comprising: providing a semiconductor wafer comprising a first notch extending from an edge of the semiconductor wafer into the semiconductor wafer, and a through-semiconductor via (TSV) extending into the semiconductor wafer;mountin

이 특허에 인용된 특허 (40)

  1. Chen,Chien Hua; Chen,Zhizhang; Meyer,Neal W., 3D interconnect with protruding contacts.
  2. Wallace Steven W., Bonding silicon wafers.
  3. Matsui,Satoshi, Chip and multi-chip semiconductor device using thereof and method for manufacturing same.
  4. Pogge, H. Bernhard; Yu, Roy; Prasad, Chandrika; Narayan, Chandrasekhar, Chip and wafer integration process using vertical connections.
  5. Kazutaka Yanagita JP; Kazuaki Ohmi JP; Kiyofumi Sakaguchi JP; Hirokazu Kurisu JP, Composite member and separating method therefor, bonded substrate stack and separating method therefor, transfer method for transfer layer, and SOI substrate manufacturing method.
  6. Chanchani,Rajen, Heterogeneously integrated microsystem-on-a-chip.
  7. Chudzik, Michael Patrick; Dennard, Robert H.; Divakaruni, Rama; Furman, Bruce Kenneth; Jammy, Rajarao; Narayan, Chandrasekhar; Purushothaman, Sampath; Shepard, Jr., Joseph F.; Topol, Anna Wanda, High density chip carrier with integrated passive devices.
  8. Chudzik,Michael Patrick; Dennard,Robert H.; Divakaruni,Rama; Furman,Bruce Kenneth; Jammy,Rajarao; Narayan,Chandrasekhar; Purushothaman,Sampath; Shepard, Jr.,Joseph F.; Topol,Anna Wanda, High density chip carrier with integrated passive devices.
  9. Siniaguine, Oleg, Integrated circuit structures with a conductor formed in a through hole in a semiconductor substrate and protruding from a surface of the substrate.
  10. Siniaguine Oleg, Integrated circuits and methods for their fabrication.
  11. Siniaguine, Oleg, Integrated circuits and methods for their fabrication.
  12. Siniaguine, Oleg, Integrated circuits and methods for their fabrication.
  13. Siniaguine, Oleg, Integrated circuits and methods for their fabrication.
  14. Savastiouk,Sergey; Halahan,Patrick B.; Kao,Sam, Integrated circuits and packaging substrates with cavities, and attachment methods including insertion of protruding contact pads into cavities.
  15. Tadatomo Suga JP, Interconnect structure for stacked semiconductor device.
  16. Matsui,Kuniyasu, Intermediate chip module, semiconductor device, circuit board, and electronic device.
  17. Eilert,Sean S., Method and apparatus for generating a device ID for stacked devices.
  18. Valluri R. Rao ; Jeffrey K. Greason ; Richard H. Livengood, Method for distributing a clock on the silicon backside of an integrated circuit.
  19. Black Charles Thomas ; Burghartz Joachim Norbert ; Tiwari Sandip ; Welser Jeffrey John, Method for making three dimensional circuit integration.
  20. Tadatomo Suga JP, Method for manufacturing an interconnect structure for stacked semiconductor device.
  21. Redwine Donald J. (Houston TX), Method of interconnect in an integrated circuit.
  22. Jackson, Timothy L.; Murphy, Tim E., Methods of fabrication of semiconductor dice having back side redistribution layer accessed using through-silicon vias and assemblies thereof.
  23. Morrow, Patrick; List, R. Scott; Kim, Sarah E., Methods of forming backside connections on a wafer stack.
  24. Thomas,Jochen; Schoenfeld,Olaf, Multi-chip device and method for producing a multi-chip device.
  25. Farnworth, Warren M.; Wood, Alan G.; Hiatt, William M.; Wark, James M.; Hembree, David R.; Kirby, Kyle K.; Benson, Pete A., Multi-dice chip scale semiconductor components and wafer level methods of fabrication.
  26. Gilmour Richard J. (Liberty Hill TX) Schrottke Gustav (Austin TX), Multiprocessor module packaging.
  27. Siniaguine Oleg ; Savastiouk Sergey, Package of integrated circuits and vertical integration.
  28. Siniaguine, Oleg; Savastiouk, Sergey, Packaging of integrated circuits and vertical integration.
  29. Savastiouk,Sergey; Halahan,Patrick B.; Kao,Sam, Packaging substrates for integrated circuits and soldering methods.
  30. Bertagnolli Emmerich,DEX ; Klose Helmut,DEX, Process for producing semiconductor components between which contact is made vertically.
  31. Kim,Sarah E.; List,R. Scott; Kellar,Scot A., Process of vertically stacking multiple wafers supporting different active integrated circuit (IC) devices.
  32. Marimuthu, Pandi Chelvam; Suthiwongsunthorn, Nathapong; Shim, Il Kwon; Heng, Kock Liang, Semiconductor device and method of forming an interposer package with through silicon vias.
  33. Jackson, Timothy L.; Murphy, Tim E., Semiconductor dice having back side redistribution layer accessed using through-silicon vias, and assemblies.
  34. Jackson,Timothy L.; Murphy,Tim E., Semiconductor dice having back side redistribution layer accessed using through-silicon vias, methods.
  35. Iwamatsu,Toshiaki; Maeda,Shigenobu, Semiconductor wafer and manufacturing method thereof.
  36. Fey,Kate E.; Byers,Charles L.; Mandell,Lee J., Space-saving packaging of electronic circuits.
  37. Chen,Hsueh Chung; Lou,Chine Gie; Fan,Su Chen, Three dimensional IC device and alignment methods of IC device substrates.
  38. Kong, Sik On, Three dimensional IC package module.
  39. Rumer, Christopher L.; Zarbock, Edward A., Through silicon via, folded flex microelectronic package.
  40. Barth, Hans-Joachim; Pohl, Jens, Through substrate via semiconductor components.

이 특허를 인용한 특허 (28)

  1. Hsu, Kuo-Ching; Chen, Chen-Shien; Huang, Hon-Lin, Bond pad connection to redistribution lines having tapered profiles.
  2. Chen, Guan-Yu; Lin, Yu-Wei; Tseng, Yu-Jen; Kuo, Tin-Hao; Chen, Chen-Shien, Bump structure and method of forming same.
  3. Chen, Guan-Yu; Lin, Yu-Wei; Tseng, Yu-Jen; Kuo, Tin-Hao; Chen, Chen-Shien, Bump structure and method of forming same.
  4. Yu, Chen-Hua; Chen, Chen-Shien, Bump-on-trace interconnect.
  5. Yu, Chen-Hua; Chen, Chen-Shien, Bump-on-trace interconnect having varying widths and methods of forming same.
  6. Lin, Yen-Liang; Tseng, Yu-Jen; Huang, Chang-Chia; Kuo, Tin-Hao; Chen, Chen-Shien, Conductive contacts having varying widths and method of manufacturing same.
  7. Lin, Yen-Liang; Tseng, Yu-Jen; Huang, Chang-Chia; Kuo, Tin-Hao; Chen, Chen-Shien, Conductive contacts having varying widths and method of manufacturing same.
  8. Lin, Yen-Liang; Tseng, Yu-Jen; Huang, Chang-Chia; Kuo, Tin-Hao; Chen, Chen-Shien, Conductive contacts having varying widths and method of manufacturing same.
  9. Kuo, Tin-Hao; Chen, Chen-Shien; Lii, Mirng-Ji; Yu, Chen-Hua; Wu, Sheng-Yu; Chuang, Yao-Chun, Conical-shaped or tier-shaped pillar connections.
  10. Kuo, Tin-Hao; Chen, Chen-Shien; Lii, Mirng-Ji; Yu, Chen-Hua; Wu, Sheng-Yu; Chuang, Yao-Chun, Conical-shaped or tier-shaped pillar connections.
  11. Huang, Hon-Lin; Hsiao, Ching-Wen; Hsu, Kuo-Ching; Chen, Chen-Shien, Front side copper post joint structure for temporary bond in TSV application.
  12. Huang, Hon-Lin; Hsiao, Ching-Wen; Hsu, Kuo-Ching; Chen, Chen-Shien, Front side copper post joint structure for temporary bond in TSV application.
  13. Dang, Bing; Knickerbocker, John U.; Liu, Yang, Integrated circuit (IC) test probe.
  14. Fay, Owen R.; Kirby, Kyle K.; England, Luke G.; Gandhi, Jaspreet S., Interconnect assemblies with probed bond pads.
  15. Lin, Yu-Wei; Wu, Sheng-Yu; Tseng, Yu-Jen; Kuo, Tin-Hao; Chen, Chen-Shien, Interconnection structure and method of forming same.
  16. Foong, Chee Seng; Uehling, Trent; Higgins, III, Leo M., Laser sintered interconnections between die.
  17. Owada, Tamotsu, Manufacturing method of semiconductor device, processing method of semiconductor wafer, semiconductor wafer.
  18. Fay, Owen R.; Kirby, Kyle K.; England, Luke G.; Gandhi, Jaspreet S., Methods for forming interconnect assemblies with probed bond pads.
  19. de Veer, Johannes D.; Poslavsky, Leonid; Zhuang, G. Vera; Krishnan, Shankar, Optical system polarizer calibration.
  20. de Veer, Johannes D.; Poslavsky, Leonid; Zhuang, Guorong V.; Krishnan, Shankar, Optical system polarizer calibration.
  21. Kim, Tae-Seong, Semiconductor device and method for fabricating the same.
  22. An, Jin Ho; Park, Byung Lyul; Lee, Soyoung; Choi, Gilheyun, Semiconductor devices including through-silicon via.
  23. Tseng, Yu-Jen; Lin, Yen-Liang; Kuo, Tin-Hao; Chen, Chen-Shien; Lii, Mirng-Ji, Semiconductor devices, methods of manufacture thereof, and packaged semiconductor devices.
  24. Tseng, Yu-Jen; Lin, Yen-Liang; Kuo, Tin-Hao; Chen, Chen-Shien; Lii, Mirng-Ji, Semiconductor devices, methods of manufacture thereof, and packaged semiconductor devices.
  25. Tsai, Pei-Chun; Tseng, Yu-Jen; Kuo, Tin-Hao; Chen, Chen-Shien, Structures having a tapering curved profile and methods of making same.
  26. Shen, Wen-Wei; Shih, Ying-Ching; Chen, Chen-Shien; Chen, Ming-Fa, Substrate interconnections having different sizes.
  27. Shen, Wen-Wei; Shih, Ying-Ching; Chen, Chen-Shien; Chen, Ming-Fa, Substrate interconnections having different sizes.
  28. Yu, Chen-Hua; Huang, Hon-Lin; Hsu, Kuo-Ching; Chen, Chen-Shien, Wafer backside structures having copper pillars.
섹션별 컨텐츠 바로가기

AI-Helper ※ AI-Helper는 오픈소스 모델을 사용합니다.

AI-Helper 아이콘
AI-Helper
안녕하세요, AI-Helper입니다. 좌측 "선택된 텍스트"에서 텍스트를 선택하여 요약, 번역, 용어설명을 실행하세요.
※ AI-Helper는 부적절한 답변을 할 수 있습니다.

선택된 텍스트

맨위로