The present invention relates to a switch controlling apparatus. The switch controlling apparatus controls a main switch by using a first signal that corresponds to a current flowing to the main switch. The switch controlling apparatus includes a PWM controller for generating a control signal to con
The present invention relates to a switch controlling apparatus. The switch controlling apparatus controls a main switch by using a first signal that corresponds to a current flowing to the main switch. The switch controlling apparatus includes a PWM controller for generating a control signal to control turning on/off of the main switch by using the first signal and a clock signal, and a TSD unit for changing the control signal corresponding to heat generated from the main switch. The TSD unit changes a response speed for the heat of the main switch by using the clock signal and the control signal.
대표청구항▼
1. A switch controlling apparatus for controlling a main switch by using a first signal that corresponds to a current flowing to the main switch, the switch controlling apparatus comprising: a pulse width modulator (PWM) controller for controlling turning on the main switch according to a first edge
1. A switch controlling apparatus for controlling a main switch by using a first signal that corresponds to a current flowing to the main switch, the switch controlling apparatus comprising: a pulse width modulator (PWM) controller for controlling turning on the main switch according to a first edge of a clock signal and turning off the main switch by using one of a second edge of the clock signal and a comparing result of comparing the first signal with a reference voltage; anda temperature shutdown (TSD) unit for changing a response speed for the heat of the main switch by using the clock signal and the control signal, wherein the TSD unit increases the response speed for the heat of the main switch when the PWM controller turns off the main switch due to the second edge of the clock signal. 2. The switch controlling apparatus of claim 1, wherein the TSD unit comprises: a first flip-flop being triggered by the control signal and generating a TSD reference voltage modification signal according to the clock signal;a first switch being turned on/off according to the TSD reference voltage modification signal;a second switch having a control electrode applied with a voltage that varies depending on a turn-on/off state of the first switch; anda selection unit for generating a TSD signal having a level that varies depending on a turn-on/off state of the second switch, and outputting the TSD signal to the PWM controller. 3. The switch controlling apparatus of claim 2, wherein the second switch is an npn transistor that is turned on/off according to a level of a signal applied to the control electrode, and a threshold voltage of the transistor is changed depending on heat generated from the main switch. 4. The switch controlling apparatus of claim 3, wherein a second voltage is applied to the control electrode of the second switch when the first switch is in the turn-off state, and a first voltage is applied to the control electrode of the second switch when the first switch is in the turn-on state, the second voltage being higher than the first voltage. 5. The switch controlling apparatus of claim 2, wherein the TSD unit further comprises an input end coupled to an output end of the first flip-flop and an inverter having an output end coupled to the control electrode of the first switch. 6. The switch controlling apparatus of claim 5, wherein the first flip-flop is triggered when the control signal is changed to a second level from a first level, and the TSD reference voltage modification signal becomes a fourth level when the clock signal is a third level. 7. The switch controlling apparatus of claim 6, wherein the first switch is an N-channel transistor, and the first, third, and fourth levels are high levels, and the second level is a low level. 8. The switch controlling apparatus of claim 7, wherein, in the first flip-flop, the clock signal is input to a set end and a high-level signal is input to a reset end, and when both of the set end and the reset end receive high-level signals, a thermal shutdown (TSD) reference voltage modification signal of a high level is generated. 9. The switch controlling apparatus of claim 1, wherein the main switch and the switch controlling apparatus are included in different packs from each other. 10. The switch controlling apparatus of claim 1, wherein the main switch and the switch controlling apparatus are respectively formed as one chip and the respective chips are included in one pack. 11. The switch controller apparatus of claim 1, wherein the TSD unit increases the response speed for the heat of the main switch when the main switch is repeatedly changed to the turn-off state more than a predetermined number of times by the control signal due to the maximum duty cycle of the clock signal. 12. The switch controller apparatus of claim 11, wherein the TSD unit comprises: a first flip-flop being triggered by the control signal, and generating a TSD reference voltage modification signal according to the clock signal;a counter for detecting a change in a level of the TSD reference voltage modification signal, and determining whether the number of times that the control signal has turned off the main switch due to the maximum duty cycle of the clock signal is greater than a predetermined number of times;a first switch being turned on/off according to the TSD reference voltage modification signal;a second switch having a control electrode applied with a voltage that is changed according to a turn-on/off state of the first switch; anda selection unit for generating a TSD signal having a level that varies in accordance with a turn-on/off state of the second switch, and outputting the TSD signal to the PWM controller. 13. The switch controlling apparatus of claim 12, wherein the second switch is an npn transistor that is turned on/off by a signal level applied to the control electrode, and a threshold voltage of the transistor is varied depending on heat generated from the main switch. 14. The switch controlling apparatus of claim 13, wherein the control electrode of the second switch is applied with a second voltage when the first switch is in the turn-off state, and is applied with a first voltage when the first switch is in the turn-on state, the second voltage being higher than the first voltage. 15. The switch controlling apparatus of claim 12, wherein the first flip-clop is triggered when the control signal is changed from a first level to a second level, and the TSD reference voltage modification signal becomes a fourth level when the clock signal is a third level. 16. The switch controlling apparatus of claim 15, wherein the first switch is an N-channel transistor, and the first, third, and fourth levels are high levels and the second level is a low level. 17. A switch controlling apparatus that controls turning on/off of a main switch, the switch controlling apparatus comprising: a gate driver coupled to a control electrode of the main switch, and generating a main switch control signal for controlling turning on/off of the main switch;a pulse width modulator (PWM) controller coupled to an input end of the gate driver and generating a gate driver control signal, the gate driver control signal for turning on the main switch according to a first edge of a clock signal, the gate driver control signal for turning off the main switch by using one of a second edge of the clock signal and a comparing result of comparing a signal corresponding to a current flowing to the main switch with a reference voltage, and an output voltage generated by the current flowing to the main switch; anda thermal shutdown unit (TSD) unit for increasing a response speed for heat generated from the main switch when the main switch is turned off due to the second edge of the clock signal. 18. The switch controlling apparatus of claim 17, wherein the TSD unit comprises: a first flip-flop for receiving the clock signal and the gate driver control signal, and triggered by the gate driver control signal;a first switch turned on/off according to an output signal of the first flip-flop;a second switch having a control electrode applied with a voltage that is changed according to a turn-on/off state of the first switch; anda selection unit coupled to a first electrode of the second switch, generating a TSD signal of a first level and a TSD signal of a second level according to a turn-on/off state of the second switch, and transmitting the TSD signal to the PWM controller through an output end. 19. The switch controlling apparatus of claim 18, wherein the selection unit comprises: a first power source for supplying a voltage corresponding to the first level;a second power source for supplying a voltage corresponding to the second level;a first transistor having a first electrode coupled to the second power source, a control electrode coupled to the first electrode of the second switch, and a second electrode coupled to the output end; anda second transistor having a first electrode coupled to the second power source, a control electrode coupled to the first electrode of the second switch, and a second electrode coupled to the output end. 20. The switch controlling apparatus of claim 18, wherein the TSD unit further comprises: a first resistor having a first end coupled to a third power source and a second end coupled to the first electrode of the second switch;a second resistor having a first end coupled to the first power source and a second end coupled to the control electrode of the second switch;a third resistor having a first end coupled to the control electrode and a second end coupled to the first electrode of the first switch; anda fourth resistor having first and second ends coupled between the first and second electrodes of the first switch. 21. The switch controlling apparatus of claim 18, 19, or 20, wherein the TSD unit further comprises a counter coupled to the output end of the first flip-flop and counting a period when a signal output from the output end of the first flip-flop is a third level. 22. The switch controlling apparatus of claim 21, further comprising an inverter having an input end coupled to the output end of the counter and an output end coupled to the control electrode of the first switch. 23. The switch controlling apparatus of claim 22, wherein the third level is a high level, and the first switch is an N-channel transistor. 24. The switch controlling apparatus of claim 19, 19, or 20, wherein the TSD unit further comprises an inverter having an input end coupled to the output end of the first flip-flop and an output end coupled to the control electrode of the first switch. 25. The switch controlling apparatus of claim 24, wherein the first flip-flop is triggered when the gate driver control signal is changed to the low level from the high level, and generates an output signal of a high level when the clock signal is the high level. 26. The switch controlling apparatus of claim 25, wherein the first switch is N-channel transistor, the second switch is npn transistor and the first and second levels are respectively a high level and a low level. 27. The switch controlling apparatus of claim 26, wherein the first transistor is a P-channel transistor and the second transistor is an N-channel transistor. 28. The switch controlling apparatus of claim 27, wherein the first and third power sources supply a high-level voltage and the second and fourth power sources supply a low-level voltage. 29. The switch controlling apparatus of claim 17, wherein the PWM controller comprises: a comparator for comparing a voltage that corresponds to a current flowing to the main switch with a reference voltage that corresponds to an output voltage generated according to an operation of the main switch, and outputting a comparison signal according to the comparison result;a PWM latch unit for receiving the clock signal and the comparison signal through the set end and the reset end respectively, and generating an operation signal according to a result of a logic operation performed on the clock signal and the comparison signal; anda logic gate unit for receiving a signal output from the TSD unit, the clock signal, and the operation signal and generating the gate driver control signal according to a result of a logic operation. 30. The switch controlling apparatus of claim 29, wherein the comparator outputs a high-level signal when the voltage corresponding to the current flowing to the main switch is higher than the reference voltage, and outputs a low-level signal when the voltage corresponding to the current flowing to the main switch is lower than the reference voltage. 31. The switch controlling apparatus of claim 30, wherein the PWM latch unit is a typical set-reset (SR) latch and the logic gate unit is a NOR gate. 32. The switch controlling apparatus of claim 30, 30, or 31, wherein the TSD unit comprises: a first flip-flop for receiving the clock signal and the gate driver control signal, and triggered by the gate driver control signal;a first switch turned on/off according to an output signal of the first flip-flop;a second switch having a control electrode applied with a voltage that is changed depending on a turn-on/off state of the first switch; and a selection unit coupled to the first electrode of the second switch, generating a TSD signal of a first level and a TSD signal of a second level according to the turn-on/off state of the second switch, and transmitting the TSD signal to the PWM controller.
연구과제 타임라인
LOADING...
LOADING...
LOADING...
LOADING...
LOADING...
이 특허에 인용된 특허 (4)
Nolan James B. (Chandler AZ) Cooper Russell E. (Chandler AZ) Dellacroce Brian (Sedona AZ), Microcontroller with on-chip linear temperature sensor.
Hargadon Andrew (Palo Alto CA) Young Steven J. (Miltpitas CA) Tonomura Kihachiro (Yamato CA JPX) Wallgren Markus (Mountain View CA) Gurries Mark (San Jose CA), Power supply and battery charger.
Kang, Dae Woon, System and method for providing a digital self-adjusting power supply that provides a substantially constant minimum supply voltage with regard to variations of PVT, load, and frequency.
※ AI-Helper는 부적절한 답변을 할 수 있습니다.