Semiconductor IC device having power-sharing and method of power-sharing thereof
IPC분류정보
국가/구분
United States(US) Patent
등록
국제특허분류(IPC7판)
H02J-001/10
H02J-003/38
H02J-007/34
출원번호
US-0333194
(2008-12-11)
등록번호
US-8283804
(2012-10-09)
우선권정보
KR-10-2008-0078395 (2008-08-11)
발명자
/ 주소
Kim, Hyung-Soo
Kim, Yong-Ju
Han, Sung-Woo
Song, Hee-Woong
Oh, Ic-Su
Hwang, Tae-Jin
Choi, Hae-Rang
Lee, Ji-Wang
Jang, Jae-Min
Park, Chang-Kun
출원인 / 주소
SK hynix Inc.
대리인 / 주소
Baker & McKenzie LLP
인용정보
피인용 횟수 :
1인용 특허 :
10
초록▼
A semiconductor IC device capable of power-sharing includes a first power line configured to be supplied with a first power, a second power line configured to be supplied with a second power, a switching block configured to connect the first power line with the second power line in response to a fir
A semiconductor IC device capable of power-sharing includes a first power line configured to be supplied with a first power, a second power line configured to be supplied with a second power, a switching block configured to connect the first power line with the second power line in response to a first control signal, and a power-sharing control block configured to generate the control signal in accordance with a plurality of operation command signals.
대표청구항▼
1. A semiconductor IC device capable of power-sharing, comprising: a first circuit block configured to be supplied with a first power through a first power line and a first grounding line;a second circuit block configured to be supplied with a second power through a second power line and a second gr
1. A semiconductor IC device capable of power-sharing, comprising: a first circuit block configured to be supplied with a first power through a first power line and a first grounding line;a second circuit block configured to be supplied with a second power through a second power line and a second grounding line;a switching block configured to connect the first power line with the second power line and connect the first grounding line with the second grounding line in response to a control signal; anda power-sharing control block configured to generate the control signal in accordance with a plurality of operation command signals, whereinthe plurality of operation command signals includes a read command signal, a write command signal, and a refresh command signal. 2. The semiconductor IC device of claim 1, wherein the switching block includes a switching element connected between the first power line and the second power line. 3. The semiconductor IC device of claim 1, wherein the power-sharing control block is configured to output the control signal at a level to separate the first power line and the second power line, when one of the read command signal and the write command signal is activated. 4. The semiconductor IC device of claim 1, wherein the power-sharing control block is configured to output the control signal at a level to connect the first power line with the second power line, when the refresh command signal is activated. 5. The semiconductor IC device of claim 1, wherein the power-sharing control block includes: a signal generating unit configured to generate the control signal for connecting the first power line with the second power line, by combining a column address strobe signal generated by the read command signal, a column address strobe signal generated by the write command signal, and a refresh signal generated by the refresh command signal, anda latching unit configured to latch the control signal in response to a clock signal. 6. The semiconductor IC device of claim 5, wherein the signal generating unit includes: a first logic element configured to perform a logical OR operation on a column address strobe signal generated by the read command signal and a column address strobe signal generated by the write command signal;a second logic element configured to invert the refresh command signal;a third logic element configured to generate the first control signal by performing a logical AND operation on an output signal of the first logic element and an output signal of the second logic element; anda fourth logic element configured to generate the second control signal by inverting the first control signal. 7. A semiconductor IC device capable of power-sharing, comprising: a first circuit block configured to be supplied with a first power through a first power line;a second circuit block configured to be supplied with a second power through a second power line;a first power distribution network configured to supply the first power for the first circuit block;a second power distribution network configured to supply the second power for the second circuit block;a switching block configured to connect the first power line with the second power line in response to a control signal; anda power-sharing control block configured to generate the control signal in accordance with a plurality of operation command signals, whereinthe plurality of operation command signals includes a read command signal, a write command signal, and a refresh command signal. 8. The semiconductor IC device of claim 7, wherein the power-sharing control block is configured to output the control signal at a level to separate the first power line and the second power line, when one of the read command signal and the write command signal is activated. 9. The semiconductor IC device of claim 7, wherein the power-sharing control block is configured to output the control signal at a level to connect the first power line with the second power line, when the refresh command signal is activated. 10. The semiconductor IC device of claim 7, wherein the power-sharing control block includes: a signal generating unit configured to generate a first control signal for connecting the first power line with the second power line and a second control signal for connecting the first grounding line with the second grounding line, by combining a column address strobe signal generated by the read command signal, a column address strobe signal generated by the write command signal, and a refresh signal generated by the refresh command signal, anda latching unit configured to latch the first control signal and the second control signal in response to a clock signal. 11. The semiconductor IC device of claim 7, wherein the first power distribution network and the second power distribution network are configured to generate the first power and the second power using different power sources. 12. The semiconductor IC device of claim 7, wherein the first circuit block is configured to be supplied with the first power through the first power line and a first grounding line. 13. The semiconductor IC device of claim 12, wherein the second circuit block is configured to be supplied with the second power through the second power line and a second grounding line. 14. The semiconductor IC device of claim 13, wherein the switching block is configured to connect the first power line with the second power line and connect the first grounding line with the second grounding line in response to the control signal.
연구과제 타임라인
LOADING...
LOADING...
LOADING...
LOADING...
LOADING...
이 특허에 인용된 특허 (10)
O'Leary Raymond P., Control arrangement and method for high-speed source transfer switching system.
Baker Donal E. (American Township ; Allen County OH) Beg Mirza A. (Lima OH), Master clock system for a parallel variable speed constant frequency power system.
Lagree James L. (Robinson Township PA) Hanna James R. (Brighton Township PA) McGill James W. (Singapore SGX), Method and apparatus for transferring between electrical power sources which adaptively blocks transfer until load volta.
※ AI-Helper는 부적절한 답변을 할 수 있습니다.