IPC분류정보
국가/구분 |
United States(US) Patent
등록
|
국제특허분류(IPC7판) |
|
출원번호 |
US-0452341
(2008-06-24)
|
등록번호 |
US-8294657
(2012-10-23)
|
우선권정보 |
KR-10-2007-0063709 (2007-06-27) |
국제출원번호 |
PCT/KR2008/003596
(2008-06-24)
|
§371/§102 date |
20091224
(20091224)
|
국제공개번호 |
WO2009/002079
(2008-12-31)
|
발명자
/ 주소 |
- Kim, Byung-Doo
- Park, Hee-Jong
- No, Ju-Young
- Lee, Sang-Hoon
|
출원인 / 주소 |
|
대리인 / 주소 |
Lexyoume IP Meister, PLLC.
|
인용정보 |
피인용 횟수 :
4 인용 특허 :
1 |
초록
▼
The present invention relates to a liquid crystal display, a driving device thereof, a digital to analog converter, and an output voltage amplifying circuit. The present invention provides a liquid crystal display driving device including a reference gray voltage generator for generating a plurality
The present invention relates to a liquid crystal display, a driving device thereof, a digital to analog converter, and an output voltage amplifying circuit. The present invention provides a liquid crystal display driving device including a reference gray voltage generator for generating a plurality of reference gray voltages, and a data driver for generating a plurality of gray voltages based on the plurality of reference gray voltages and applying a data signal that is generated by selecting a gray voltage corresponding to m-bit video signals applied from the outside from among the plurality of gray voltages to the pixel The data driver includes: a voltage generator for selecting a first gray voltage and a second gray voltage corresponding to bit values of (m−k) bits from among the video signal from among the plurality of gray voltages, and outputting the first and second gray voltages; an output voltage generator for outputting 2k voltages determined as one of the first and second gray voltages corresponding to bit values of k bits from among the video signal; and an output voltage amplifier for generating the data signal by combining the 2k voltages, and applying the data signal to a plurality of pixels. According to the present invention, a liquid crystal display having a small cost and area can be realized.
대표청구항
▼
1. A liquid crystal display (LCD) comprising: a liquid crystal display panel including a plurality of scan lines for transmitting a plurality of scan signals, a plurality of data lines for transmitting a plurality of data signals, and a plurality of pixels defined by the plurality of scan lines and
1. A liquid crystal display (LCD) comprising: a liquid crystal display panel including a plurality of scan lines for transmitting a plurality of scan signals, a plurality of data lines for transmitting a plurality of data signals, and a plurality of pixels defined by the plurality of scan lines and the plurality of data lines;a reference gray voltage generator for generating a plurality of reference gray voltages; anda data driver for generating the plurality of data signals by combining 2k voltages that correspond to bit values of (m−k) bits from among m-bit video signals applied from the outside based on the plurality of reference gray voltages and are determined as one of a first gray voltage and a second gray voltage, and applying the plurality of data signals to the plurality of pixels,wherein the data driver includes a digital to analog (D/A) converter including a first decoder to a third decoder, generating a third gray voltage to a fifth gray voltage respectively corresponding to bit values of at least (m−k−2) bits from among the (m−k) bits by using the first to third decoders, and generating the first and second gray voltages by selecting two voltages from among the third to fifth gray voltages, where m is a natural number greater than 3, and k is a natural number less than (m−2). 2. The liquid crystal display (LCD) of claim 1, wherein the digital to analog (D/A) converter further includes: a selected voltage output unit for selecting two gray voltages corresponding to bit values of two bits from among the (m−k) bits from among the third to fifth gray voltages as the first and second gray voltages, and outputting the same; andan output voltage generator for generating and outputting the 2k voltages by using the first and second gray voltages. 3. The liquid crystal display (LCD) of claim 2, wherein the data driver further includes: a shift register for shifting a position of an output terminal for outputting an enable signal in synchronization with a data clock signal;a latch for sequentially selecting an operational area in response to the enable signal output by the shift register, sequentially memorizing the video signal of the selected operational area, and outputting the memorized video signal to the digital to analog (D/A) converter; andan output voltage amplifier for generating the data signal by combining the 2k voltages, and applying the generated data signal to the pixel. 4. The liquid crystal display (LCD) of claim 3, wherein the output voltage amplifier includes: a first input terminal including 2k first switches being turned on/off when receiving the 2k voltages at each control electrode;a second input terminal including 2k second switches being turned on/off when receiving the data signal at each control electrode, the second switch having a first terminal coupled to each first terminal of the 2k first switches;2k current sources each having one terminal coupled to respective first terminals of the respective 2k first switches and 2k second switches, and other terminals coupled to a first power source for supplying a first voltage that is less than a common voltage; andan output terminal coupled in common to second terminals of the 2k second switches, and outputting the data signal that is generated by combining the 2k voltages to the pixel. 5. A driving device of a liquid crystal display (LCD), comprising: a reference gray voltage generator for generating a plurality of reference gray voltages; anda data driver for generating a plurality of gray voltages based on the plurality of reference gray voltages, and applying a data signal that is generated by selecting a gray voltage corresponding to m-bit video signals applied from the outside from among the plurality of gray voltages to the pixel, wherein the data driver includes: a voltage generator for selecting a first gray voltage and a second gray voltage corresponding to bit values of (m−k) bits from among the video signal from among the plurality of gray voltages, and outputting the first and second gray voltages;an output voltage generator for outputting 2k voltages determined as one of the first and second gray voltages corresponding to bit values of k bits from among the video signal; andan output voltage amplifier for generating the data signal by combining the 2k voltages, and applying the data signal to a plurality of pixels, where m is a natural number greater than 3, and k is a natural number less than (m−2). 6. The driving device of claim 5, wherein the voltage generator includes: a first decoder to a third decoder for generating a third gray voltage to a fifth gray voltage corresponding to bit values of at least (m−k−2) bits from among the (m−k) bits based on the plurality of reference gray voltages; anda selected voltage output unit for generating the first and second gray voltages by selecting two voltages from among the third to fifth gray voltages. 7. The driving device of claim 6, wherein the first to third decoders generate different gray voltages that are less than (2m−k−1) based on the plurality of reference gray voltages, select the third to fifth gray voltages corresponding to bit values of at least (m−k−2) bits from among the gray voltages less than (2m−k−1), and output the same. 8. The driving device of claim 7, wherein the first decoder generates 2m−k−2 gray voltages based on the plurality of reference gray voltages, selects the third gray voltage corresponding to bit values of the (m−k−2) bits from among the 2m−k−2 gray voltages, and outputs the same, andthe second decoder and the third decoder generate less than 2m−k−1 different gray voltages based on the plurality of reference gray voltages, select the fourth gray voltage and the fifth gray voltage corresponding to bit values of (m−k−1) bits from among the (m−k) bits from among the less than 2m−k−1 gray voltages, and output the same. 9. The driving device of claim 8, wherein the plurality of reference gray voltages are 2m gray voltages that are generated by a partial pressure by respective 2m+1 resistors that are coupled in series between a first power source for supplying a common voltage and a second power source for supplying a first voltage that is greater than the common voltage or between the first power source and a third power source for supplying a second voltage that is less than the common voltage, andthe 2m−k−2 gray voltages are gray voltages that have a voltage difference by the voltage applied to 2(k+2) resistors from among the 2m+1 resistors from the third voltage from among the 2m gray voltages. 10. The driving device of claim 9, wherein the gray voltages generated by the second decoder are gray voltages that have a voltage difference by the voltage applied to 2(k+1) resistors from among the 2m+1 resistors from a fourth voltage from among the 2m gray voltages, anda difference between absolute values of the third voltage and the fourth voltage is a voltage applied to 2k resistors from among the 2m+1 resistors. 11. The driving device of claim 10, wherein the gray voltages generated by the third decoder are gray voltages having a voltage difference by a voltage applied to 2(k+1) resistors from among the 2m+1 resistors from a fifth voltage from among the 2m gray voltages when a bit value of a first bit from among the m−k bits is a first level,the less than 2m−k−1 gray voltages are gray voltages having a voltage difference by the voltage applied to 2(k+1) resistors from among the 2m+1 resistors from a sixth voltage from among the 2m gray voltages when the bit value of the first bit is a second level, anda difference between absolute values of the fifth voltage and the sixth voltage and a difference between absolute values of the fifth voltage and the fourth voltage are voltages that are respectively applied to 2(k+2) resistors and 2k resistors from among the 2m+1 resistors. 12. The driving device of claim 11, wherein when the absolute value of the fifth voltage is greater than the absolute value of the sixth voltage, the difference between the absolute values of the third voltage and the fifth voltage is the voltage applied to 2(k+1) resistors from among the 2m+1 resistors, andwhen the absolute value of the fifth voltage is less than the absolute value of the fourth voltage, the difference between the absolute values of the third voltage and the sixth voltage is the voltage applied to 2(k+1) resistors from among the 2m+1 resistors. 13. The driving device of claim 6, wherein the selected voltage output unit selects two gray voltages having low voltages from among the third to fifth gray voltages as the first gray voltage and the second gray voltage when a bit value of one bit from among the m−k bits is a first level, andselects two gray voltages having high voltages from among the third to fifth gray voltages as the first gray voltage and the second gray voltage when a bit value of one bit from among the m−k bits is a second level. 14. The driving device of claim 5, wherein the output voltage generator outputs the n first gray voltages and the 2k−n second gray voltages corresponding to a first value that is generated by converting bit values of the k bits into a 10-ary number, andthe n is equal to the first value or is generated by adding “1” to the first value. 15. The driving device of claim 5, wherein the output voltage amplifier includes: a first input terminal including 2k first switches that are turned on/off by receiving the 2k voltages at control electrodes;a second input terminal including 2k second switches that are turned on/off by receiving the data signal at control electrodes and have first terminals coupled to first terminals of the 2k first switches;2k current sources each having one terminal coupled to respective first terminals of the respective 2k first switches and 2k second switches and other terminals coupled to the second power source; andan output terminal coupled in common to second terminals of the 2k second switches, and outputting the data signal that is generated by combining the 2k voltages to the pixel. 16. A digital to analog (D/A) converter for generating a plurality of gray voltages based on a plurality of reference gray voltages, and selecting and outputting a gray voltage corresponding to a digital video signal applied from the outside from among the plurality of gray voltages, the digital to analog (D/A) converter comprising: a voltage generator for selecting and outputting a first gray voltage and a second gray voltage corresponding to bit values of m−k bits except k bits from among the m-bit digital video signal; andan output voltage generator for outputting 2k voltages determined as one of the first and second gray voltages corresponding to bit values of the k bits from among the digital video signal, where m is a natural number greater than 3 and k is a natural number less than m−2. 17. The D/A converter of claim 16, wherein the voltage generator includes: a first decoder for generating 2m−k−2 gray voltages based on the plurality of reference gray voltages, and selecting and outputting a third gray voltage corresponding to bit values of m−k−2 bits from among the m−k bits from among the 2m−k−2 gray voltages; anda second decoder and a third decoder for generating 2m−k−1 different gray voltages based on the plurality of reference gray voltages, and selecting and outputting a fourth gray voltage and a fifth gray voltage corresponding to bit values of m−k−1 bits from among the m−k bits from among the 2m−k−1 gray voltages. 18. A liquid crystal display (LCD) comprising: a liquid crystal display panel including a plurality of scan lines for transmitting a plurality of scan signals, a plurality of data lines for transmitting a plurality of data signals, and a plurality of pixels defined by the plurality of scan lines and the plurality of data lines;a reference gray voltage generator for generating a plurality of reference gray voltages; anda data driver for applying the plurality of data signals to the plurality of pixels, the data signals corresponding to a third gray voltage that is generated in correspondence to bit values of n bits from among the plurality of data signals or the video signal generated by combining 2k voltages that correspond to bit values of (m−k) bits from among m-bit video signals applied from the outside based on the plurality of reference gray voltages and are determined to be one of a first gray voltage and a second gray voltage,wherein the data driver includes a digital to analog (D/A) converter for generating the first and second gray voltages or generating the third gray voltage, wherein the D/A converter selects two voltages from among fourth to sixth gray voltages that are generated corresponding to bit values of at least (m−k−2) bits from among the (m−k) bits, where m is a natural number greater than 3, k is a natural number less than m−2, and n is a natural number greater than or equal to 2 and less than m. 19. The liquid crystal display (LCD) of claim 18, wherein the digital to analog (D/A) converter further includes: a selected voltage output unit for selecting two gray voltages corresponding to bit values of two bits from among the (m−k) bits from among the fourth to sixth gray voltages as the first and second gray voltages, and outputting the same;an output voltage generator for generating and outputting the 2k voltages by using the first and second gray voltages; anda decoder for generating and outputting a third gray voltage corresponding to bit values of the n bits, and the n bits are not included in the bits less than the (m−k−2) bits. 20. The liquid crystal display (LCD) of claim 19, wherein the data driver further includes: a shift register for shifting a position of an output terminal for outputting an enable signal in synchronization with a data clock signal;a latch for sequentially selecting an operational area in response to the enable signal output by the shift register, sequentially memorizing the video signal of the selected operational area, and outputting the memorized video signal to the digital to analog (D/A) converter; andan output voltage amplifier for generating the data signal by combining the 2k voltages, or generating the data signal corresponding to the third gray voltage, and applying the generated data signal to the pixel. 21. The liquid crystal display (LCD) of claim 20, wherein the output voltage amplifier includes: a first input terminal including 2k first switches being turned on/off when receiving the 2k voltages or the third gray voltage at each control electrode;a second input terminal including 2k second switches being turned on/off when receiving the data signal at each control electrode, the second switch having a first terminal coupled to each first terminal of the 2k first switches;2k current sources each having one terminal coupled to respective first terminals of the respective 2k first switches and 2k second switches, and other terminals coupled to a first power source for supplying a first voltage that is less than a common voltage; andan output terminal coupled in common to second terminals of the 2k second switches, and outputting the data signal that is generated by combining the 2k voltages to the pixel. 22. A driving device of a liquid crystal display (LCD) comprising: a reference gray voltage generator for generating a plurality of reference gray voltages; anda data driver for generating a plurality of gray voltages based on the plurality of reference gray voltages, and applying a data signal that is generated by selecting a gray voltage corresponding to m-bit video signals applied from the outside from among the plurality of gray voltages to the pixel, wherein the data driver includes: a voltage generator for selecting a first gray voltage and a second gray voltage corresponding to bit values of (m−k) bits from among the video signal from among the plurality of gray voltages, and outputting the first and second gray voltages;an output voltage generator for outputting 2k voltages determined as one of the first and second gray voltages corresponding to bit values of k bits from among the video signal;at least one decoder for generating a third gray voltage corresponding to bit values of at least 2 bits from among the video signal; andan output voltage amplifier for generating the data signal by combining the 2k voltages, or generating the data signal corresponding to the third gray voltage, and applying the data signal to a plurality of pixels, where m is a natural number greater than 3, and k is a natural number less than (m−2). 23. The driving device of claim 22, wherein the at least one decoder and the voltage generator are selectively driven corresponding to the video signal input to the data driver. 24. The driving device of claim 23, wherein the voltage generator includes: a first decoder to a third decoder for generating a fourth gray voltage to a sixth gray voltage corresponding to bit values of at least (m−k−2) bits from among the (m−k) bits based on the plurality of reference gray voltages; anda selected voltage output unit for generating the first and second gray voltages by selecting two voltages from among the fourth to sixth gray voltages. 25. The driving device of claim 24, wherein the first to third decoders generate different gray voltages that are less than (2m−k−1) based on the plurality of reference gray voltages, select the fourth to sixth gray voltages corresponding to bit values of at least (m−k−2) bits from among the gray voltages less than (2m−k−1), and output the same. 26. The driving device of claim 25, wherein the first decoder generates 2m−k−2 gray voltages based on the plurality of reference gray voltages, selects the fourth gray voltage corresponding to bit values of the (m−k−2) bits from among the 2m−k−2 gray voltages, and outputs the same, andthe second decoder and the third decoder generate less than 2m−k−1 different gray voltages based on the plurality of reference gray voltages, select the fifth gray voltage and the sixth gray voltage corresponding to bit values of (m−k−1) bits from among the (m−k) bits from among the less than 2m−k−1 gray voltages, and output the same. 27. The driving device of claim 26, wherein the plurality of reference gray voltages are 2m gray voltages that are generated by a partial pressure by respective 2m+1 resistors that are coupled in series between a first power source for supplying a common voltage and a second power source for supplying a first voltage that is greater than the common voltage or between the first power source and a third power source for supplying a second voltage that is less than the common voltage, andthe 2m−k−2 gray voltages are gray voltages that have a voltage difference by the voltage applied to 2(k+2) resistors from among the 2m+1 resistors from the third voltage from among the 2m gray voltages. 28. The driving device of claim 27, wherein the gray voltages generated by the third decoder are gray voltages that have a voltage difference by the voltage applied to 2(k+1) resistors from among the 2m+1 resistors from a fourth voltage from among the 2m gray voltages, anda difference between absolute values of the third voltage and the fourth voltage is a voltage applied to 2k resistors from among the 2m+1 resistors. 29. The driving device of claim 28, wherein the gray voltages generated by the third decoder are gray voltages having a voltage difference by a voltage applied to 2(k+1) resistors from among the 2m+1 resistors from a fifth voltage from among the 2m gray voltages when a bit value of a first bit from among the m−k bits is a first level,the less than 2m−k−1 gray voltages are gray voltages having a voltage difference by the voltage applied to 2(k+1) resistors from among the 2m+1 resistors from a sixth voltage from among the 2m gray voltages when the bit value of the first bit is a second level, anda difference between absolute values of the fifth voltage and the sixth voltage and a difference between absolute values of the fifth voltage and the fourth voltage are voltages that are respectively applied to 2(k+2) resistors and 2k resistors from among the 2m+1 resistors. 30. The driving device of claim 29, wherein when the absolute value of the fifth voltage is greater than the absolute value of the sixth voltage, the difference between the absolute values of the third voltage and the fifth voltage is the voltage applied to 2(k+1) resistors from among the 2m+1 resistors, andwhen the absolute value of the fifth voltage is less than the absolute value of the fourth voltage, the difference between the absolute values of the third voltage and the sixth voltage is the voltage applied to 2(k+1) resistors from among the 2m+1 resistors. 31. The driving device of claim 24, wherein the selected voltage output unit selects two gray voltages having low voltages from among the fourth to sixth gray voltages as the first gray voltage and the second gray voltage when a bit value of one bit from among the m−k bits is a first level, and it selects two gray voltages having high voltages from among the fourth to sixth gray voltages as the first gray voltage and the second gray voltage when a bit value of one bit from among the m−k bits is a second level. 32. The driving device of claim 22, wherein the output voltage generator outputs the n first gray voltages and the 2k−n second gray voltages corresponding to a first value that is generated by converting bit values of the k bits into a 10-ary number, andthe n is equal to the first value or is generated by adding “1” to the first value. 33. The driving device of claim 22, wherein the output voltage amplifier includes: a first input terminal including 2k first switches that are turned on/off by receiving the 2k voltages or the third gray voltage at control electrodes;a second input terminal including 2k second switches that are turned on/off by receiving the data signal at control electrodes and have first terminals coupled to first terminals of the 2k first switches;2k current sources each having one terminal coupled to respective first terminals of the respective 2k first switches and 2k second switches and other terminals coupled to the second power source; andan output terminal coupled in common to second terminals of the 2k second switches, and outputting the data signal that is generated by combining the 2k voltages to the pixel.
※ AI-Helper는 부적절한 답변을 할 수 있습니다.