$\require{mediawiki-texvc}$

연합인증

연합인증 가입 기관의 연구자들은 소속기관의 인증정보(ID와 암호)를 이용해 다른 대학, 연구기관, 서비스 공급자의 다양한 온라인 자원과 연구 데이터를 이용할 수 있습니다.

이는 여행자가 자국에서 발행 받은 여권으로 세계 각국을 자유롭게 여행할 수 있는 것과 같습니다.

연합인증으로 이용이 가능한 서비스는 NTIS, DataON, Edison, Kafe, Webinar 등이 있습니다.

한번의 인증절차만으로 연합인증 가입 서비스에 추가 로그인 없이 이용이 가능합니다.

다만, 연합인증을 위해서는 최초 1회만 인증 절차가 필요합니다. (회원이 아닐 경우 회원 가입이 필요합니다.)

연합인증 절차는 다음과 같습니다.

최초이용시에는
ScienceON에 로그인 → 연합인증 서비스 접속 → 로그인 (본인 확인 또는 회원가입) → 서비스 이용

그 이후에는
ScienceON 로그인 → 연합인증 서비스 접속 → 서비스 이용

연합인증을 활용하시면 KISTI가 제공하는 다양한 서비스를 편리하게 이용하실 수 있습니다.

Method and apparatus for dynamic power management control using serial bus management protocols 원문보기

IPC분류정보
국가/구분 United States(US) Patent 등록
국제특허분류(IPC7판)
  • G06F-001/00
  • G06F-001/26
  • G06F-001/32
출원번호 US-0411932 (2009-03-26)
등록번호 US-8312299 (2012-11-13)
발명자 / 주소
  • Tremel, Christopher J.
  • Morlock, Brian M.
  • Schmitz, Michael J.
출원인 / 주소
  • Packet Digital
대리인 / 주소
    Lowenstein Sandler PC
인용정보 피인용 횟수 : 16  인용 특허 : 38

초록

An apparatus for on-demand power management includes an I/O serial communication master device, peripheral devices that communicate with the master device along the serial bus, and a power manager that buffers the peripheral devices from the serial communication master. The power manager also manage

대표청구항

1. A computer-implemented method, comprising: providing a first operating voltage and a first clock frequency to a peripheral device, operating in a first operating state, wherein the peripheral device is coupled to an input-output (I/O) controller in a processing system with a serial bus;monitoring

이 특허에 인용된 특허 (38)

  1. Tam, Simon M.; Rusu, Stefan, Adaptive variable frequency clock system for high performance low power microprocessors.
  2. Tam, Simon M.; Rusu, Stefan, Adaptive variable frequency clock system for high performance low power microprocessors.
  3. Maksimovic, Dragan; Dhar, Sandeep; Ambatipudi, Ravindra; Kranzen, Bruno, Adaptive voltage scaling power supply for use in a digital processing component and method of operating the same.
  4. Reinhardt Dennis ; Bhat Ketan ; Jackson Robert T. ; Senyk Borys ; Matter Eugene P. ; Gunther Stephen H., Apparatus and method for controlling power usage.
  5. van Phuoc Duong (Eching DEX) Wieczorek Rudi (Munich DEX) Zeising Elmar (Haindlfing DEX) Hruska Louis W. (Northboro MA) Hull Matthew P. (Jamestown RI) Taylor Alwyn H. (Wellesley Hills MA) Friel Daniel, Battery pack having a processor controlled battery operating system.
  6. Beard, Paul, Battery powered device with dynamic power and performance management.
  7. Pillay, Sanjay Ramakrishna; Rao, Raghunath Krishna, Circuits and methods for debugging an embedded processor and systems using the same.
  8. Barlow Stephen John,GBX ; Morfey Alistair Guy,GBX ; Collier James Digby,GBX, Data processing circuits and interfaces.
  9. Lysdal, Henning; Johansen, Eivind, Dynamic phase aligning interface.
  10. Kung, Shao-Tsu; Cheng, Chih-Chuan; Liu, Chun-Chih; Chen, Yi-Chang, Dynamic power saving by monitoring CPU utilization.
  11. Boerstler, David W.; Carpenter, Gary D.; Ngo, Hung C.; Nowka, Kevin J., Dynamically scalable low voltage clock generation system.
  12. David Grant, Frequency control of hysteretic power converter by adjusting hystersis levels.
  13. Pilkenton Michael D. (Huber Heights OH), High speed analog to digital converter board for an IBM PC/AT.
  14. Marshall, Paul R., Low power phase locked loop frequency synthesizer.
  15. West,Burnell G.; Ricca,Paolo Dalla, Low-jitter clock for test system.
  16. Jorgenson, Joel A.; Kakumanu, Divyata; Morlock, Brian M., Method and apparatus for on-demand power management.
  17. Jorgenson,Joel A.; Kakumanu,Divyata; Morlock,Brian M., Method and apparatus for on-demand power management.
  18. Jorgenson,Joel A.; Kakumanu,Divyata; Morlock,Brian M., Method and apparatus for on-demand power management.
  19. Jorgenson,Joel A.; Kakumanu,Divyata; Morlock,Brian M., Method and apparatus for on-demand power management.
  20. Girson,Andrew; Donskoy,Boris; Tennies,Nathan, Method and apparatus for optimizing performance and battery life of electronic devices based on system and application parameters.
  21. Naveh,Alon; Surgutchik,Roman; Gunther,Stephen H.; Greiner,Robert; Ma,Hung Piao; Dai,Kevin; Wong,Keng, Method and apparatus to dynamically change an operating frequency and operating voltage of an electronic device.
  22. Ari Aho FI; Markku Lipponen FI; Jarno Knuutila FI, Method for adjusting power consumption.
  23. Javernick Michael Lee ; Crawford Robert Dennis, Method for providing both level-sensitive and edge-sensitive interrupt signals on a serial interface between a peripher.
  24. Gary,Scott P.; Cyran,Robert J.; Sarathy,Vijaya B. P., Methods and systems for performing dynamic power management via frequency and voltage scaling.
  25. Matsui Shigezumi,JPX ; Yamamoto Mitsuyoshi,JPX ; Yoshioka Shinichi,JPX ; Narita Susumu,JPX ; Kawasaki Ikuya,JPX ; Kaneko Susumu,JPX ; Hasegawa Kiyoshi,JPX, Microprocessor operating at high and low clok frequencies.
  26. Watanabe Mitsuhiro,JPX, Power supply circuit with power saving capability.
  27. Iwazaki Yasuo,JPX, Power-saving clock control apparatus and method.
  28. Meguro, Tetsumasa, Power-supply voltage frequency control circuit.
  29. Helms, Frank P., Programmable stabilization interval for internal stop grant state during which core logic is supplied with clocks and power to minimize stabilization delay.
  30. Hull Matthew P. (Jamestown RI) Taylor Alwyn H. (Wellesley Hills MA) Hruska Louis W. (Northboro MA) Friel Daniel D. (Woburn MA), Smart battery algorithm for reporting battery parameters to an external device.
  31. Oh,Jang Geun, System and method for optimizing clock speed generation in a computer.
  32. Chung,Chien Ping; Huang,Chung Ching; Wang,Jing Rung, System and method of real-time power management utilizing sideband pins that are dedicated to connect for transmitting sideband signal directly without software control.
  33. Hsu Hsien-Yueh,TWX ; Lin Tien-Wei,TWX, System clock switch circuit of a computer main board.
  34. Lehwalder,Philip R.; Peter,Erik W., System for enabling and disabling voltage regulator controller of electronic appliance according to a series of delay times assigned to voltage regulator controllers.
  35. Shakkarwar,Rajesh G., Systems and methods for dynamic voltage scaling of communication bus to provide bandwidth based on whether an application is active.
  36. Simmonds, Alan Christopher, Technique for glitchless switching of asynchronous clocks.
  37. Tam, Simon M.; Rusu, Stefan, VCC adaptive dynamically variable frequency clock system for high performance low power microprocessors.
  38. Amin Dilip A. ; Wu Chang Hong ; Heitkamp Ross ; Armstrong Michael, Voltage sequencing circuit for powering-up sensitive electrical components.

이 특허를 인용한 특허 (16)

  1. Walter, Gerald; Basha, Sadiq, Approach for managing distribution of automated demand response events in a multi-site enterprise.
  2. Koch, Edward, Demand response management system.
  3. McCurnin, David J.; Dalsin, Nicholas; Rourke, Seth; Koch, Edward, Demand response system having a participation predictor.
  4. Koch, Edward, Demand response system incorporating a graphical processing unit.
  5. Mathur, Gaurav; Damle, Pratik, Generic bus de-multiplexer/port expander with inherent bus signals as selectors.
  6. Chau, Benson; Huang, Frank; Luo, Xiaohua; Shanmugasundaram, Venkatachalam, Input-output device management using dynamic clock frequency.
  7. Mahran, Victor; Gabrielli, Kevin James; Chang, Reuben Jun Fong, Memory module with power management system and method of operation thereof.
  8. Long, David N.; Kimball, Paul William; Piela, Nicholas J., Portable power manager enclosure.
  9. Long, David N.; Dziengeleski, Seth M.; Kazmierczak, James D.; Apollonio, Benjamin; Grennan, Michael J.; Lac, My H., Power manager.
  10. Long, David N.; Dziengeleski, Seth M.; Kazmierczak, James D.; Apollonio, Benjamin; Grennan, Michael J.; Lac, My H., Power manager.
  11. Robinson, Philip T.; Dziengeleski, Seth M.; Kazmierczak, James D.; Holigan, David J., Power managers and methods for operating power managers.
  12. Koch, Edward; McCurnin, David J.; Rourke, Seth; Dalsin, Nicholas, Predicting responses of resources to demand response signals and having comfortable demand responses.
  13. Yamashita, Hajime, Semiconductor integrated circuit apparatus.
  14. Walter, Gerald; Dutta, Ripunjeet, System and approach to manage versioning of field devices in a multi-site enterprise.
  15. Koch, Edward, System for propagating messages for purposes of demand response.
  16. Hsiao, Ivan; Leung, Eric; Matthews, Frank; Kuo, Ordin; Bui, Dinh; Pham, Duy; Ly, Wallace, Systems, apparatuses and methods for dynamic voltage and frequency control of components used in a computer system.
섹션별 컨텐츠 바로가기

AI-Helper ※ AI-Helper는 오픈소스 모델을 사용합니다.

AI-Helper 아이콘
AI-Helper
안녕하세요, AI-Helper입니다. 좌측 "선택된 텍스트"에서 텍스트를 선택하여 요약, 번역, 용어설명을 실행하세요.
※ AI-Helper는 부적절한 답변을 할 수 있습니다.

선택된 텍스트

맨위로