최소 단어 이상 선택하여야 합니다.
최대 10 단어까지만 선택 가능합니다.
다음과 같은 기능을 한번의 로그인으로 사용 할 수 있습니다.
NTIS 바로가기다음과 같은 기능을 한번의 로그인으로 사용 할 수 있습니다.
DataON 바로가기다음과 같은 기능을 한번의 로그인으로 사용 할 수 있습니다.
Edison 바로가기다음과 같은 기능을 한번의 로그인으로 사용 할 수 있습니다.
Kafe 바로가기국가/구분 | United States(US) Patent 등록 |
---|---|
국제특허분류(IPC7판) |
|
출원번호 | US-0902137 (2010-10-11) |
등록번호 | US-8358150 (2013-01-22) |
발명자 / 주소 |
|
출원인 / 주소 |
|
인용정보 | 피인용 횟수 : 17 인용 특허 : 1096 |
A circuit formed in an integrated circuit (chip) is disclosed. The circuit can include a plurality of analog circuit blocks each configured to provide at least one analog function; at least one digital circuit block that provides a digital function; and a programmable interconnect coupled to the ana
A circuit formed in an integrated circuit (chip) is disclosed. The circuit can include a plurality of analog circuit blocks each configured to provide at least one analog function; at least one digital circuit block that provides a digital function; and a programmable interconnect coupled to the analog circuit blocks and configurable to interconnect combinations of the analog circuit blocks to one another. The programmable interconnect can include a plurality of multiplexer (MUX) circuits including port MUX circuits coupled between the analog circuit blocks and ports that provide signal connections for the chip.
1. A circuit, comprising: a plurality of analog circuit blocks, each configured to provide at least one analog function;at least one digital circuit block that provides a digital function; anda programmable interconnect coupled to the analog circuit blocks and configurable to interconnect combinatio
1. A circuit, comprising: a plurality of analog circuit blocks, each configured to provide at least one analog function;at least one digital circuit block that provides a digital function; anda programmable interconnect coupled to the analog circuit blocks and configurable to interconnect combinations of the analog circuit blocks to one another, wherein the circuit is formed in an integrated circuit (chip), and wherein the programmable interconnect comprises a plurality of multiplexer (MUX) circuits including port MUX circuits coupled between the analog circuit blocks and ports that provide signal connections for the chip. 2. The circuit of claim 1, wherein: the at least one digital block includes a plurality of digital blocks that each provides at least one digital function; andthe programmable interconnect is further coupled to the digital circuit blocks and configurable to interconnect combinations of the digital circuit blocks to one another. 3. The circuit of claim 1, wherein: the plurality of multiplexer (MUX) circuits have MUX inputs and MUX outputs coupled to the analog circuit blocks. 4. The circuit of claim 3, wherein: the circuit is formed in an integrated circuit (chip); andthe MUX circuits include block MUX circuits coupled to the analog circuits. 5. The circuit of claim 1, wherein: the programmable interconnect is programmable to provide multiple signal paths between same analog circuit blocks. 6. The circuit of claim 1, wherein: the analog circuit blocks are selected from the group of: analog continuous time amplifiers and switched capacitor type circuits. 7. A circuit, comprising: a programmable interconnect configurable to enable multiple signal routing between signal paths;a plurality of analog circuit blocks formed in a same integrated circuit (chip) having inputs and outputs coupled to the signal paths, each analog block providing at least one analog function, wherein the programmable interconnect comprises a plurality of multiplexer (MUX) circuits including port MUX circuits coupled between the analog circuit blocks and ports that provide signal connections for the chip; andat least one digital circuit block formed in the chip that provides at least one digital function. 8. The circuit of claim 7, wherein: the programmable interconnect is configurable to connect multiple analog blocks in series with one another. 9. The circuit of claim 7, wherein: the at least one digital circuit block includes a plurality of digital circuit blocks formed in the chip having inputs and outputs coupled to the signal paths. 10. The circuit of claim 7, further including: an internal input/output (110) bus having bus lines coupled to the signal paths. 11. The circuit of claim 7, wherein: each analog circuit block is programmable between at least one of a plurality of different analog functions. 12. The circuit of claim 7, wherein: the chip includes at least one port as a signal connection point;the programmable interconnect is configurable to connect the at least one port to any of the analog circuit blocks. 13. The circuit of claim 12, wherein: the programmable interconnect is configurable to provide an analog signal input path from the at least one port to any of the analog circuit blocks. 14. The circuit of claim 12, wherein: the programmable interconnect is configurable to provide an analog signal output path from any of the analog circuit blocks to the at least one port. 15. A method, comprising: providing at least one digital circuit block in an integrated circuit (chip);providing a plurality of analog circuit blocks in the chip; andproviding a programmable interconnect configurable to at least enable combinations of analog circuit blocks to be interconnected to combine analog functions of the analog circuit blocks using a plurality of multiplexer (MUX) circuits including port MUX circuits coupled between the analog circuit blocks and ports that provide signal connections for the chip. 16. The method of claim 15, wherein: the programmable interconnect is further configurable to enable any of the analog circuit blocks to be connected to at least one port that provides a signal connection point to the chip. 17. The method of claim 15, wherein: the programmable interconnect is further configurable to enable any of the digital circuit blocks to be interconnected to combine digital functions of the digital circuit blocks. 18. The method of claim 15, wherein: the programmable interconnect is configurable to enable at least two analog circuit blocks to be coupled in series. 19. The method of claim 15, wherein: the programmable interconnect is further configurable to enable any of the analog circuit blocks to be connected to the at least one digital circuit block.
Copyright KISTI. All Rights Reserved.
※ AI-Helper는 부적절한 답변을 할 수 있습니다.