IPC분류정보
국가/구분 |
United States(US) Patent
등록
|
국제특허분류(IPC7판) |
|
출원번호 |
US-0077161
(2008-03-14)
|
등록번호 |
US-8502232
(2013-08-06)
|
우선권정보 |
JP-11-134992 (1999-05-14) |
발명자
/ 주소 |
- Murakami, Satoshi
- Hirakata, Yoshiharu
- Fujimoto, Etsuko
- Yamazaki, Yu
- Yamazaki, Shunpei
|
출원인 / 주소 |
- Semiconductor Energy Laboratory Co., Ltd.
|
대리인 / 주소 |
|
인용정보 |
피인용 횟수 :
0 인용 특허 :
113 |
초록
▼
A highly reliable capacitor, a semiconductor device having high operating performance and reliability, and a manufacturing method thereof are provided. A capacitor formed of a first conductive film 102, a dielectric 103 made of an insulating material, and a second conductive film 104 is characterize
A highly reliable capacitor, a semiconductor device having high operating performance and reliability, and a manufacturing method thereof are provided. A capacitor formed of a first conductive film 102, a dielectric 103 made of an insulating material, and a second conductive film 104 is characterized in that a pin hole 106 formed by chance in the dielectric 103 is filled up with an insulating material (filler) 107 made of a resin material. This can prevent short circuit between the first conductive film 102 and the second conductive film 104. The capacitor is used as a storage capacitor provided in a pixel of a semiconductor device.
대표청구항
▼
1. A semiconductor device comprising: a first substrate;a thin film transistor over the first substrate, comprising a wiring electrically connected to an active layer of the thin film transistor;an interlayer insulating film over the wiring, having a contact hole;a pixel electrode over the interlaye
1. A semiconductor device comprising: a first substrate;a thin film transistor over the first substrate, comprising a wiring electrically connected to an active layer of the thin film transistor;an interlayer insulating film over the wiring, having a contact hole;a pixel electrode over the interlayer insulating film, electrically connected to the wiring via the contact hole;a conductive layer over the interlayer insulating film adjacent to the pixel electrode with an insulating layer therebetween;a spacer over the interlayer insulating film; anda second substrate over the spacer,wherein the spacer overlaps the contact hole. 2. The semiconductor device according to claim 1, wherein the spacer is formed into a tapered shape. 3. The semiconductor device according to claim 1, wherein the insulating layer has a hole which is filled with an insulating material comprising the resin material. 4. The semiconductor device according to claim 1, wherein the active layer comprises polycrystalline silicon. 5. The semiconductor device according to claim 1, wherein the conductive layer is set at a constant electric potential. 6. The semiconductor device according to claim 1, wherein the insulating layer comprises at least one metal element included in the conductive layer. 7. The semiconductor device according to claim 1, further comprising: a first alignment film over and in contact with the spacer;a second alignment film adjacent to the second substrate; anda liquid crystal between the first alignment film and the second alignment film,wherein the spacer comprises a resin material. 8. A semiconductor device comprising: a first substrate;a thin film transistor over the first substrate, comprising an active layer comprising a channel forming region;an interlayer insulating film over the thin film transistor, having a contact hole;a pixel electrode over the interlayer insulating film, electrically connected to the active layer via the contact hole;a conductive layer adjacent to the pixel electrode with an insulating layer therebetween;a spacer over the interlayer insulating film, comprising a resin material; anda second substrate over the spacer,wherein the spacer overlaps the contact hole, andwherein the conductive layer at least partly overlaps the channel forming region. 9. The semiconductor device according to claim 8, wherein the spacer is formed into a tapered shape. 10. The semiconductor device according to claim 8, wherein the insulating layer has a hole which is filled with an insulating material comprising the resin material. 11. The semiconductor device according to claim 8, wherein the active layer comprises polycrystalline silicon. 12. The semiconductor device according to claim 8, wherein the conductive layer is set at a constant electric potential. 13. The semiconductor device according to claim 8, wherein the insulating layer comprises at least one metal element included in the conductive layer. 14. The semiconductor device according to claim 8, further comprising: a first alignment film over and in contact with the spacer;a second alignment film adjacent to the second substrate; anda liquid crystal between the first alignment film and the second alignment film. 15. A semiconductor device comprising: a first substrate;a thin film transistor over the first substrate, comprising an active layer comprising a channel forming region;a first interlayer insulating film over the thin film transistor, having a first contact hole;a second interlayer insulating film over the first interlayer insulating film, having a second contact hole;a pixel electrode over the second interlayer insulating film, electrically connected to the active layer via the first contact hole and the second contact hole;a conductive layer adjacent to the pixel electrode with an insulating layer therebetween;a spacer over the second interlayer insulating film, comprising a resin material; anda second substrate over the spacer,wherein the spacer overlaps the second contact hole, andwherein the conductive layer at least partly overlaps the channel forming region. 16. The semiconductor device according to claim 15, wherein the spacer is formed into a tapered shape. 17. The semiconductor device according to claim 15, wherein the insulating layer has a hole which is filled with an insulating material comprising the resin material. 18. The semiconductor device according to claim 15, wherein the active layer comprises polycrystalline silicon. 19. The semiconductor device according to claim 15, wherein the conductive layer is set at a constant electric potential. 20. The semiconductor device according to claim 15, wherein the insulating layer comprises at least one metal element included in the conductive layer. 21. The semiconductor device according to claim 15, further comprising: a first alignment film over and in contact with the spacer;a second alignment film adjacent to the second substrate; anda liquid crystal between the first alignment film and the second alignment film. 22. A semiconductor device comprising: a first substrate;a thin film transistor over the first substrate, comprising an active layer comprising a channel forming region;a first interlayer insulating film over the thin film transistor, having a first contact hole;a wiring over the first interlayer insulating film, electrically connected to the active layer via the first contact hole;a second interlayer insulating film over the first interlayer insulating film, having a second contact hole;a pixel electrode over the second interlayer insulating film, electrically connected to the wiring via the second contact hole;a conductive layer adjacent to the pixel electrode with an insulating layer therebetween;a spacer over the second interlayer insulating film, comprising a resin material; anda second substrate over the spacer,wherein the spacer overlaps the second contact hole, andwherein the conductive layer at least partly overlaps the channel forming region. 23. The semiconductor device according to claim 22, wherein the spacer is formed into a tapered shape. 24. The semiconductor device according to claim 22, wherein the insulating layer has a hole which is filled with an insulating material comprising the resin material. 25. The semiconductor device according to claim 22, wherein the active layer comprises polycrystalline silicon. 26. The semiconductor device according to claim 22, wherein the conductive layer is set at a constant electric potential. 27. The semiconductor device according to claim 22, wherein the insulating layer comprises at least one metal element included in the conductive layer. 28. The semiconductor device according to claim 22, further comprising: a first alignment film over and in contact with the spacer;a second alignment film adjacent to the second substrate; anda liquid crystal between the first alignment film and the second alignment film. 29. A semiconductor device comprising: a first substrate;a thin film transistor over the first substrate, comprising a wiring electrically connected to an active layer of the thin film transistor;an interlayer insulating film over the wiring, having a contact hole;a conductive layer over the interlayer insulating film;a pixel electrode over the conductive layer with an insulating layer therebetween, electrically connected to the wiring via the contact hole; a spacer over the interlayer insulating film, comprising a resin material; anda second substrate over the spacer,wherein the spacer overlaps the contact hole. 30. The semiconductor device according to claim 29, wherein the spacer is formed into a tapered shape. 31. The semiconductor device according to claim 29, wherein the insulating layer has a hole which is filled with an insulating material comprising the resin material. 32. The semiconductor device according to claim 29, wherein the active layer comprises polycrystalline silicon. 33. The semiconductor device according to claim 29, wherein the conductive layer is set at a constant electric potential. 34. The semiconductor device according to claim 29, wherein the insulating layer comprises at least one metal element included in the conductive layer. 35. The semiconductor device according to claim 29, further comprising: a first alignment film over and in contact with the spacer;a second alignment film adjacent to the second substrate; anda liquid crystal between the first alignment film and the second alignment film.
※ AI-Helper는 부적절한 답변을 할 수 있습니다.