최소 단어 이상 선택하여야 합니다.
최대 10 단어까지만 선택 가능합니다.
다음과 같은 기능을 한번의 로그인으로 사용 할 수 있습니다.
NTIS 바로가기다음과 같은 기능을 한번의 로그인으로 사용 할 수 있습니다.
DataON 바로가기다음과 같은 기능을 한번의 로그인으로 사용 할 수 있습니다.
Edison 바로가기다음과 같은 기능을 한번의 로그인으로 사용 할 수 있습니다.
Kafe 바로가기국가/구분 | United States(US) Patent 등록 |
---|---|
국제특허분류(IPC7판) |
|
출원번호 | US-0540529 (2012-07-02) |
등록번호 | US-8549455 (2013-10-01) |
발명자 / 주소 |
|
출원인 / 주소 |
|
대리인 / 주소 |
|
인용정보 | 피인용 횟수 : 8 인용 특허 : 492 |
A semiconductor chip is defined to include a logic block area having a first chip level in which layout features are placed according to a first virtual grate, and a second chip level in which layout features are placed according to a second virtual grate. A rational spatial relationship exists betw
A semiconductor chip is defined to include a logic block area having a first chip level in which layout features are placed according to a first virtual grate, and a second chip level in which layout features are placed according to a second virtual grate. A rational spatial relationship exists between the first and second virtual grates. A number of cells are placed within the logic block area. Each of the number of cells is defined according to an appropriate one of a number of cell phases. The appropriate one of the number of cell phases causes layout features in the first and second chip levels of a given placed cell to be aligned with the first and second virtual grates as positioned within the given placed cell.
1. A semiconductor chip, comprising: a plurality of cells positioned in an adjoining manner such that each of the plurality of cells has at least one coincident cell boundary with another of the plurality of cells, the plurality of cells including linear-shaped conductive features formed in a first
1. A semiconductor chip, comprising: a plurality of cells positioned in an adjoining manner such that each of the plurality of cells has at least one coincident cell boundary with another of the plurality of cells, the plurality of cells including linear-shaped conductive features formed in a first chip level and linear-shaped conductive features formed in a second chip level, wherein the linear-shaped conductive features in both the first and second chip levels of the plurality of cells extend lengthwise in a common direction, wherein each linear-shaped conductive feature formed in the first chip level at any given coincident cell boundary is positioned according to a first virtual grate, wherein each linear-shaped conductive feature formed in the second chip level at any given coincident cell boundary is positioned according to a second virtual grate, and wherein the first and second virtual grates are commonly oriented to extend in the common direction, are indexed to a common spatial location, and have a ratio of their virtual grate pitches defined by a rational number. 2. A semiconductor chip as recited in claim 1, wherein the first virtual grate is defined by a first set of equally spaced parallel virtual lines extending across the first chip level, and wherein the second virtual grate is defined by a second set of equally spaced parallel virtual lines extending across the second chip level. 3. A semiconductor chip as recited in claim 1, wherein the first and second virtual grates periodically align with each other according to the ratio of their virtual grate pitches. 4. A semiconductor chip as recited in claim 1, wherein the rational number is 3/4. 5. A semiconductor chip as recited in claim 1, wherein the rational number is 2/3. 6. A semiconductor chip as recited in claim 1, wherein the rational number is 1/1. 7. A semiconductor chip as recited in claim 1, wherein the plurality of cells are placed in a row such that each coincident cell boundary of the plurality of cells is oriented in a height direction of the row. 8. A semiconductor chip as recited in claim 1, wherein a height of each of the plurality of cells is uniform, and wherein the height of each of the plurality of cells is measured in a direction parallel to virtual lines of the first and second virtual grates. 9. A semiconductor chip as recited in claim 1, wherein a width of each of the plurality of cells is an integer multiple of a pitch of the first virtual grate. 10. A semiconductor chip as recited in claim 9, wherein each of the plurality of cells has two cell boundaries oriented in a same direction as the first virtual grate, each of the two cell boundaries aligned with a separate virtual line of the first virtual grate. 11. A semiconductor chip as recited in claim 9, wherein each of the plurality of cells has two cell boundaries oriented in a same direction as the first virtual grate, each of the two cell boundaries located at a respective midpoint between adjacent virtual lines of the first virtual grate. 12. A semiconductor chip as recited in claim 1, wherein a width of each of the plurality of cells is an integer multiple of one-half of a pitch of the first virtual grate. 13. A semiconductor chip as recited in claim 12, wherein each of the plurality of cells has two cell boundaries oriented in a same direction as the first virtual grate, each of the two cell boundaries aligned with a separate virtual line of the first virtual grate. 14. A semiconductor chip as recited in claim 12, wherein each of the plurality of cells has two cell boundaries oriented in a same direction as the first virtual grate, each of the two cell boundaries located at a respective midpoint between adjacent virtual lines of the first virtual grate. 15. A semiconductor chip as recited in claim 1, wherein the first chip level is a gate level of the chip and the second chip level is a second interconnect level of the chip. 16. A semiconductor chip as recited in claim 1, wherein some of the plurality of cells include at least one linear-shaped conductive feature in either the first or second chip levels that is placed in a substantially centered manner along a cell boundary that is parallel to virtual lines of the first and second virtual grates. 17. A method for defining a layout of a semiconductor chip, comprising: forming, using a computer, a plurality of cells to include linear-shaped conductive features formed in a first chip level and linear-shaped conductive features formed in a second chip level, wherein the linear-shaped conductive features in both the first and second chip levels of the plurality of cells extend lengthwise in a common direction;positioning, using a computer, each linear-shaped conductive feature formed in the first chip level at any given potentially coincident cell boundary according to a first virtual grate;positioning, using a computer, each linear-shaped conductive feature formed in the second chip level at any given potentially coincident cell boundary according to a second virtual grate, wherein the first and second virtual grates are commonly oriented to extend in the common direction, are indexed to a common spatial location, and have a ratio of their virtual grate pitches defined by a rational number; andpositioning, using a computer, the plurality of cells in an adjoining manner such that each of the plurality of cells has at least one coincident cell boundary with another of the plurality of cells.
Copyright KISTI. All Rights Reserved.
※ AI-Helper는 부적절한 답변을 할 수 있습니다.