$\require{mediawiki-texvc}$

연합인증

연합인증 가입 기관의 연구자들은 소속기관의 인증정보(ID와 암호)를 이용해 다른 대학, 연구기관, 서비스 공급자의 다양한 온라인 자원과 연구 데이터를 이용할 수 있습니다.

이는 여행자가 자국에서 발행 받은 여권으로 세계 각국을 자유롭게 여행할 수 있는 것과 같습니다.

연합인증으로 이용이 가능한 서비스는 NTIS, DataON, Edison, Kafe, Webinar 등이 있습니다.

한번의 인증절차만으로 연합인증 가입 서비스에 추가 로그인 없이 이용이 가능합니다.

다만, 연합인증을 위해서는 최초 1회만 인증 절차가 필요합니다. (회원이 아닐 경우 회원 가입이 필요합니다.)

연합인증 절차는 다음과 같습니다.

최초이용시에는
ScienceON에 로그인 → 연합인증 서비스 접속 → 로그인 (본인 확인 또는 회원가입) → 서비스 이용

그 이후에는
ScienceON 로그인 → 연합인증 서비스 접속 → 서비스 이용

연합인증을 활용하시면 KISTI가 제공하는 다양한 서비스를 편리하게 이용하실 수 있습니다.

North-bridge to south-bridge protocol for placing processor in low power state 원문보기

IPC분류정보
국가/구분 United States(US) Patent 등록
국제특허분류(IPC7판)
  • G06F-001/32
출원번호 US-0436439 (2009-05-06)
등록번호 US-8566628 (2013-10-22)
발명자 / 주소
  • Branover, Alexander
  • Steinman, Maurice B.
  • So, Ming L.
  • Zheng, Xiao Gang
출원인 / 주소
  • Advanced Micro Devices, Inc.
대리인 / 주소
    Abel Law Group, LLP
인용정보 피인용 횟수 : 5  인용 특허 : 49

초록

A processor integrated circuit has one or more processor cores and a power management controller in a North-Bridge that generates a first power state recommendation for the one or more processor cores. The North-Bridge also receives a second power state recommendation from a South-Bridge integrated

대표청구항

1. A method in a computer system comprising: generating, based on information available to a first integrated circuit having one or more processor cores, a first power state recommendation;receiving in the first integrated circuit a second power state recommendation from a second integrated circuit

이 특허에 인용된 특허 (49)

  1. Carmean Douglas M. (Beaverton OR) Crawford John (Santa Clara CA), Cache coherent multiprocessing computer system with reduced power operating features.
  2. Ramsey Jens K. ; Stevens Jeffrey C. ; Tubbs Michael E. ; Stancil Charles J., Circuit for placing a cache memory into low power mode in response to special bus cycles executed on the bus.
  3. Han,Chih Cheng; Chang,Ming Jiun; Chao,Hsuan Ching; Lai,Chung Hong, Computer system and method of signal transmission via a PCI-Express bus.
  4. Wang, Ren; Tai, Tsung-Yuan Charles; Tsai, Jr-Shian, Conserving power in a computer system.
  5. Gunther, Stephen H.; Burton, Edward A.; Deval, Anant; Jourdan, Stephan; Greiner, Robert; Cornaby, Michael, Independent power control of processing cores.
  6. Polzin, R. Stephen; Witek, Richard T.; Steinman, Maurice B., Integrating display controller into low power processor.
  7. Mukherjee,Shubhendu S., Low power arbiters in interconnection routers.
  8. Memon, Mazhar; King, Steven, Low power polling techniques.
  9. Gulick,Dale E.; Helms,Frank P.; Hewitt,Larry D.; Hughes,William A.; Miranda,Paul C.; Meyer,Derrick R.; Swanstrom,Scott E.; White,Scott A., Message based power management.
  10. Helms,Frank P.; Gulick,Dale E.; Hewitt,Larry D.; Hughes,William A.; Miranda,Paul C.; Meyer,Derrick R.; Swanstrom,Scott E.; White,Scott A., Message based power management in a multi-processor system.
  11. Ma,Kenneth, Method and apparatus for adaptive power management of memory subsystem.
  12. Sistla, Krishnakanth; Hutsell, Steven R.; Liu, Yen-Cheng, Method and apparatus for dynamically controlling power management in a distributed system.
  13. Bogin Zohar ; Freker David E., Method and apparatus for dynamically placing portions of a memory in a reduced power consumption state.
  14. Dai, Xia; Horigan, John W.; Mittal, Millind; Cline, Leslie E., Method and apparatus for enabling a low power mode for a processor.
  15. Vander Zanden Nels B. (Mountain View CA) Mahmood Mossaddeq (San Jose CA), Method and apparatus for forming an integrated circuit including a memory structure.
  16. George,Varghese; Newman,Mark A.; Jahagirdar,Sanjeev; Sodhi,Inder M.; Khondker,Tanjeer R.; Nazareth,Mathew B.; Conrad,John B., Method and apparatus for improved reliability and reduced power in a processor by automatic voltage control during processor idle states.
  17. Ma, Kenneth, Method and apparatus for improving bus master performance.
  18. Ma,Kenneth, Method and apparatus for improving bus master performance.
  19. David J. Harriman ; Jasmin Ajanovic, Method and apparatus for intializing a hub interface.
  20. Hou, Yung Hui; Shieh, Homg Ji; Lin, Wei, Method and apparatus for monitoring the power state of computer system.
  21. Schelling, Todd A., Method and apparatus for remotely placing a computing device into a low power state.
  22. Nookala, Narasimha; Venkatapuram, Prahlad, Method and apparatus to power up an integrated device from a low power state.
  23. Wei,Jui Ming; Huang,Cheng Wei; Su,Yao Chun; Lin,Ruei Ling, Method for power management of central processor unit.
  24. Cooper,Barnes; Kobayashi,Grant H., Method for providing power management on multi-threaded processor by using SMM mode to place a physical processor into lower power state.
  25. Hunt,Bryan Ronald; Roesner,Wolfgang; Williams,Derek Edward, Method, system and program product for configuring a simulation model of a digital design.
  26. Conroy, David G.; Culbert, Michael; Cox, Keith A., Methods and apparatuses for dynamic power control.
  27. Tetrick R. Scott, Microprocessor power control in a multiprocessor computer system.
  28. Felter,Wesley Michael; Keller, Jr.,Thomas Walter; Rajamani,Karthick; Rusu,Cosmin, Performance conserving method for reducing power consumption in a server system.
  29. Felter, Wesley Michael; Keller, Jr., Thomas Walter; Rajamani, Karthick; Rusu, Cosmin, Performance conserving power consumption reduction in a server system.
  30. Wurzburg,Henry; Yamamoto,Tetsuo; Atchison,Mark Colman, Peripheral device feature allowing processors to enter a low power state.
  31. Kennedy A. Richard ; Croxton Cody B., Pipelined processor operating in different power mode based on branch prediction state of branch history bit encoded as.
  32. Howard, Brian D.; Culbert, Michael F., Power management for computer systems.
  33. David J. Harriman ; David I. Poisner ; Jeff Rabe, Power management method for a computer system having a hub interface architecture.
  34. Lin, Ruei Ling; Lai, Jiin; Kuo, Hung Yi, Power management method of north bridge.
  35. Zeller Charles ; Walker James L., Power management override for portable computers.
  36. Wilcox,Jeffrey R.; Kaushik,Shivnandan; Gunther,Stephen H.; Bodas,Devadatta V.; Ramakrishnan,Siva; Poisner,David; Hacking,Lance E., Power state coordination between devices sharing power-managed resources.
  37. Yokoe, Yuji, Predictive power saving method and apparatus for a device based on computed amount of power saving and time at which the device should transition from first state to second state.
  38. Verdun,Gary J., Processor power state transistions using separate logic control.
  39. Pearl,Lowell Raymond, Providing a low-power state processor voltage in accordance with a detected processor type.
  40. Kardach,James P; Williams,David L; Mishra,Animesh, Reducing computing system power through idle synchronization.
  41. Fields, Jr., Mahlon David; Horvitz, Eric J., Reducing power consumption of computing devices by forecasting computing performance needs.
  42. Bodas, Devadatta V; Song, Justin, Saving power in a computer system.
  43. Kardach James P., Stop clock throttling in a computer processor through disabling bus masters.
  44. Gulick, Dale E., System and method for monitoring and controlling a power-manageable resource based upon activities of a plurality of devices.
  45. Robert C. Zak ; Hien H. Nguyen ; Monica C. Wong-Chan, System and method to perform histogrammic counting for performance evaluation.
  46. O\Brien Rita M. (Austin TX), System oscillator gating technique for power management within a computer system.
  47. Kardach James P. ; Chung Chih-Hung ; Ziller Jason, System, apparatus and method for managing power in a computer system.
  48. McCown,Hal C., Systems for selectively disabling timing violations in hardware description language models of integrated circuits and methods of operating the same.
  49. Helms,Frank P.; Meyer,Derrick R.; Hewitt,Larry D.; Gulick,Dale E.; Hughes,William A.; Swanstrom,Scott E., Use of a signal line to adjust width and/or frequency of a communication link during system operation.

이 특허를 인용한 특허 (5)

  1. Mejia, Ivan Herrera; Offen, Zeev, Interface for communication between circuit blocks of an integrated circuit, and associated apparatuses, systems, and methods.
  2. Kam, Timothy Y.; Schwartz, Jay D.; Kim, Seongwoo; Gunther, Stephen H., Mechanisms for enabling power management of embedded dynamic random access memory on a semiconductor integrated circuit package.
  3. Burstein, Idan; Raikin, Shlomo; Bloch, Noam, Peripheral device assistance in reducing CPU power consumption.
  4. Zou, Peng; Dibene, II, Joseph T.; Thenus, Fernardi, Power management system for selectively changing the power state of devices using an OS power management framework and non-OS power management framework.
  5. Heller, Daniel S.; Peak, Christopher G.; Sotomayor, Guy G.; Vaishampayan, Umesh S., System and method for adjusting power usage to reduce interrupt latency.
섹션별 컨텐츠 바로가기

AI-Helper ※ AI-Helper는 오픈소스 모델을 사용합니다.

AI-Helper 아이콘
AI-Helper
안녕하세요, AI-Helper입니다. 좌측 "선택된 텍스트"에서 텍스트를 선택하여 요약, 번역, 용어설명을 실행하세요.
※ AI-Helper는 부적절한 답변을 할 수 있습니다.

선택된 텍스트

맨위로