IPC분류정보
국가/구분 |
United States(US) Patent
등록
|
국제특허분류(IPC7판) |
|
출원번호 |
US-0369052
(2009-02-11)
|
등록번호 |
US-8566639
(2013-10-22)
|
발명자
/ 주소 |
- Moshayedi, Mark
- Finke, Douglas
|
출원인 / 주소 |
|
대리인 / 주소 |
Wilmer Cutler Pickering Hale and Dorr LLP
|
인용정보 |
피인용 횟수 :
12 인용 특허 :
22 |
초록
▼
A memory device includes: volatile memory; an interface for connecting to a backup power source; non-volatile memory; a first configuration data bus for accessing parameters describing substantially permanent characteristics of the volatile memory; a second configuration data bus for accessing at le
A memory device includes: volatile memory; an interface for connecting to a backup power source; non-volatile memory; a first configuration data bus for accessing parameters describing substantially permanent characteristics of the volatile memory; a second configuration data bus for accessing at least one of state of health information of the backup power source and status information of the memory device, wherein the first configuration data bus and the second configuration data bus implement a same bus protocol; a controller programmed to detect a loss of power of a primary power source and move data from the volatile memory to the non-volatile memory, wherein configuration information of the controller is at least one of readable and writable through the first configuration data bus; and wherein at least one of the state-of-health information and the status information is at least one of readable and writable through the second configuration data bus.
대표청구항
▼
1. A memory device, comprising: volatile memory;an interface for connecting to a backup power source arranged to power the volatile memory upon a loss of power of a primary power source;non-volatile memory;a first configuration data bus for accessing parameters describing substantially permanent cha
1. A memory device, comprising: volatile memory;an interface for connecting to a backup power source arranged to power the volatile memory upon a loss of power of a primary power source;non-volatile memory;a first configuration data bus for accessing parameters describing substantially permanent characteristics of the volatile memory, wherein the parameters are stored in a first address space;a second configuration data bus for accessing state of health information of the backup power source comprising an indication of whether the backup power source has failed, wherein the state of health information is stored in a second address space, wherein the first configuration data bus and the second configuration data bus implement a same bus protocol, and wherein the first address space is separate from the second address space;a controller, in communication with the first configuration data bus, the second configuration data bus, the volatile memory, and the non-volatile memory, that is programmed to detect the indication of whether the backup power source has failed by retrieving the state of health information from the second address space and in response, alert a host of failure of the backup power source and in response to a command from the host based on the alert of the failed backup power source, move data from the volatile memory to the non-volatile memory in order to prevent data loss,wherein the data to be moved includes at least one of cache data, user data, and operating system data;wherein first configuration information of the controller is at least one of readable and writable through the first configuration data bus; andwherein the state of health information is at least one of readable and writable through the second configuration data bus. 2. The memory device of claim 1, wherein the state-of-health information includes a state of the power source indicating that the backup power source is at least one of charged, discharged, and charging. 3. The memory device of claim 1, wherein the state-of-health information indicates whether any capacitors comprising the backup power source have failed. 4. The memory device of claim 3, wherein the state-of-health information indicates which of the capacitors comprising the backup power source have failed. 5. The memory device of claim 1, wherein the state-of-health information indicates a type of backup power source. 6. The memory device of claim 5, wherein the type can be capacitor or battery. 7. The memory device of claim 1, wherein the status information indicates that the non-volatile memory is at least one of written, erased, erasing, and defective. 8. The memory device of claim 1, wherein the status information includes header information of the non-volatile memory. 9. The memory device of claim 1, wherein the status information includes at least one of a number of bad memory blocks, a number of spare memory blocks, a number of completed download cycles, a number of ECC errors in a last download, a number of ECC errors in a last restore, a status of a last download, and a status of a last restore. 10. The memory device of claim 1, wherein the volatile memory comprises a dynamic random access memory. 11. The memory device of claim 1, wherein the non-volatile memory comprises electrically erasable programmable read-only memories (EEPROMs). 12. The memory device of claim 1, wherein the controller comprises at least one of an application-specific integrated circuit (ASIC) and a field programmable gate array (FPGA). 13. The memory device of claim 1, wherein, the controller is further programmed to move data from the non-volatile memory to the volatile memory upon a restoration of power of the primary power source. 14. The memory device of claim 1, wherein the same bus protocol is an Inter-Integrated Circuit bus protocol. 15. The memory device of claim 1, wherein the parameters comprise serial presence detect information. 16. The memory device of claim 1, wherein the data comprises at least one of filesystem key data and filesystem directory data.
※ AI-Helper는 부적절한 답변을 할 수 있습니다.