$\require{mediawiki-texvc}$

연합인증

연합인증 가입 기관의 연구자들은 소속기관의 인증정보(ID와 암호)를 이용해 다른 대학, 연구기관, 서비스 공급자의 다양한 온라인 자원과 연구 데이터를 이용할 수 있습니다.

이는 여행자가 자국에서 발행 받은 여권으로 세계 각국을 자유롭게 여행할 수 있는 것과 같습니다.

연합인증으로 이용이 가능한 서비스는 NTIS, DataON, Edison, Kafe, Webinar 등이 있습니다.

한번의 인증절차만으로 연합인증 가입 서비스에 추가 로그인 없이 이용이 가능합니다.

다만, 연합인증을 위해서는 최초 1회만 인증 절차가 필요합니다. (회원이 아닐 경우 회원 가입이 필요합니다.)

연합인증 절차는 다음과 같습니다.

최초이용시에는
ScienceON에 로그인 → 연합인증 서비스 접속 → 로그인 (본인 확인 또는 회원가입) → 서비스 이용

그 이후에는
ScienceON 로그인 → 연합인증 서비스 접속 → 서비스 이용

연합인증을 활용하시면 KISTI가 제공하는 다양한 서비스를 편리하게 이용하실 수 있습니다.

Compressed instruction format for use in a VLIW processor 원문보기

IPC분류정보
국가/구분 United States(US) Patent 등록
국제특허분류(IPC7판)
  • G06F-009/30
출원번호 US-0762863 (2004-01-22)
등록번호 US-8583895 (2013-11-12)
발명자 / 주소
  • Jacobs, Eino
  • Ang, Michael
출원인 / 주소
  • Nytell Software LLC
대리인 / 주소
    McAndrews, Held & Malloy, Ltd.
인용정보 피인용 횟수 : 3  인용 특허 : 34

초록

A compressed instruction format for a VLIW processor allows greater efficiency in use of cache and memory. Instructions are byte aligned and variable length. Branch targets are uncompressed. Format bits specify how many issue slots are used in a following instruction. NOPS are not stored in memory.

대표청구항

1. A non-transitory computer storage medium having stored therein a sequence of instructions, the sequence of instructions including: a first instruction including a format field that specifies an instruction compression format; anda second instruction, following the first instruction, that is compr

이 특허에 인용된 특허 (34)

  1. Mahalingaiah Rupaka ; Miller Paul K., Apparatus and method for detecting microbranches early.
  2. Sherman Howard F. (McGraw NY), Brake mechanism for a pivotable character display.
  3. Pomerene James H. (Chappaqua NY) Rechtschaffen Rudolph N. (Scarsdale NY), Cache memory architecture with decoding.
  4. Jacobs Eino ; Ang Michael, Compressed Instruction format for use in a VLIW processor.
  5. Jacobs, Eino; Ang, Michael, Compressed instruction format for use in a VLIW processor.
  6. Hampapuram Hari ; Lee Yen C ; Jacobs Eino ; Ang Michael, Compressed instruction format for use in a VLIW processor and processor for processing such instructions.
  7. Maccianti Tiziano (Pregnana Milanese ITX) Balasini Flavio (Cornaredo ITX), Computer control memory apparatus providing variable microinstruction length.
  8. Branigin Michael H. (151 Ivy Hills Rd. Southbury CT 06488), Computer processor with an efficient means of executing many instructions simultaneously.
  9. Murayama Masaki (Kawasaki JPX), Control store organization in a microprogrammed data processing system.
  10. Matsuzaki Toshimichi (Minoo JPX) Sakao Takashi (Ibaraki JPX), Data processing apparatus for performing parallel decoding and parallel execution of a variable word length instruction.
  11. Hanawa Makoto (Kodaira JPX) Nishimukai Tadahiko (Sagamihara JPX) Suzuki Makoto (Niiza JPX) Shimohigashi Katsuhiro (Musashimurayama JPX), Data processor for selective simultaneous execution of a delay slot instruction and a second subsequent instruction the.
  12. Yoshida Toyohiko,JPX, Data processor having an instruction decoder and a plurality of executing units for performing a plurality of operations.
  13. Leach Jerald G. (Houston TX) Simar ; Jr. L. Ray (Richmond TX), Dataprocessing device with instruction cache.
  14. Miller Paul K., Expanding instructions with variable-length operands to a fixed length.
  15. Markstein Peter (Woodside CA) Roothaan Clemens (Chicago IL) Brzezinski Dennis (Sunnyvale CA), Floating point arithmetic unit having logic for quad precision arithmetic.
  16. Colwell Robert P. (Guilford CT) O\Donnell John (Guilford CT) Papworth David B. (Guilford CT) Rodman Paul K. (Madison CT), Instruction storage method with a compressed format using a mask word.
  17. Inoue Atsushi (Yokohama JPX) Sirakawa Kenji (Yokohama JPX), Loop optimization system.
  18. Ebcioglu Mahmut Kemal ; Groves Randall Dean, Method and apparatus for dynamic conversion of computer instructions.
  19. Samuels Allen R. (San Jose CA), Method and apparatus for performing double precision vector operations on a coprocessor.
  20. Faraboschi Paolo ; Fisher Joseph A., Method and apparatus for storing and expanding variable-length program instructions upon detection of a miss condition.
  21. Faraboschi Paolo ; Raje Prasad, Method for storing and decoding instructions for a microprocessor having a plurality of function units.
  22. Baraz Leonid,ILX ; Farber Yaron,ILX, Method for verifying contiquity of a binary translated block of instructions by attaching a compare and/or branch instru.
  23. Eickemeyer Richard J. (Endicott NY) Vassiliadis Stamatis (Vestal NY), Method of indicating parallel execution compoundability of scalar instructions based on analysis of presumed instruction.
  24. Yajima Hiroshi (Kodaira JPX) Kashiwagi Yugo (Tokorozawa JPX), Microcomputer executing compressed program and generating compressed branch addresses.
  25. Moreno Jaime Humberto (Hartsdale NY), Object code compatible representation of very long instruction word programs.
  26. Pechanek Gerald G. (Cary NC) Glossner Clair John (Durham NC) Larsen Larry D. (Raleigh NC) Vassiliadis Stamatis (Zoetermeer NLX), Parallel processing system and method using surrogate instructions.
  27. Fiene Eric V. (Austin TX) Mussemann Gary A. (Austin TX), Partial-sized priority encoder circuit having look-ahead capability.
  28. Lumelsky Leon (Stamford CT) St. Clair Joe C. (Round Rock TX) Mansfield Robert L. (Austin TX) Segre Marc (Rhinebeck NY) Spencer Alexander K. (Austin TX), Pixel data path for high performance raster displays with all-point-addressable frame buffers.
  29. Matsuo Masahito (Itami JPX) Yoshida Toyohiko (Itami JPX), Preceding instruction address based branch prediction in a pipelined processor.
  30. Yokota Masayuki (Yokohama JPX), Processor for discriminating between compressed and non-compressed program code, with prefetching, decoding and executio.
  31. Hampapuram Hari ; Lee Yen C. ; Jacobs Eino ; Ang Michael, Software for producing instructions in a compressed format for a VLIW processor.
  32. Ross, Jerry H., Split-BUS multiprocessor system.
  33. Jacobs Eino ; Ang Michael, VLIW processor which processes compressed instruction format.
  34. Masubuchi Yoshio (Kawasaki JPX), Very large instruction word type computer for performing a data transfer between register files through a signal line pa.

이 특허를 인용한 특허 (3)

  1. Burger, Douglas C.; Keckler, Stephen W., Combined branch target and predicate prediction.
  2. Burger, Douglas C.; Smith, Aaron L., Dynamic generation of null instructions.
  3. Burger, Douglas C.; Smith, Aaron L., Write nullification.
섹션별 컨텐츠 바로가기

AI-Helper ※ AI-Helper는 오픈소스 모델을 사용합니다.

AI-Helper 아이콘
AI-Helper
안녕하세요, AI-Helper입니다. 좌측 "선택된 텍스트"에서 텍스트를 선택하여 요약, 번역, 용어설명을 실행하세요.
※ AI-Helper는 부적절한 답변을 할 수 있습니다.

선택된 텍스트

맨위로