IPC분류정보
국가/구분 |
United States(US) Patent
등록
|
국제특허분류(IPC7판) |
|
출원번호 |
US-0894758
(2010-09-30)
|
등록번호 |
US-8593817
(2013-11-26)
|
우선권정보 |
DE-10 2009 045 181 (2009-09-30) |
발명자
/ 주소 |
- Bayerer, Reinhold
- Stolze, Thilo
|
출원인 / 주소 |
|
대리인 / 주소 |
Murphy, Bilak & Homiller, PLLC
|
인용정보 |
피인용 횟수 :
7 인용 특허 :
11 |
초록
A power semiconductor module is provided in which power semiconductor chips with an aluminum-based chip metallization and power semiconductor chips with a copper-based chip metallization are included in the same module, and operated at different barrier-layer temperatures during use.
대표청구항
▼
1. A power semiconductor module for use in a converter, which has a rectifier circuit and an inverter circuit, comprising: a housing;a first power semiconductor chip, which is a component part of the rectifier circuit and has a first semiconductor body with an upper chip metallization and a lower ch
1. A power semiconductor module for use in a converter, which has a rectifier circuit and an inverter circuit, comprising: a housing;a first power semiconductor chip, which is a component part of the rectifier circuit and has a first semiconductor body with an upper chip metallization and a lower chip metallization;a second power semiconductor chip, which is a component part of the inverter circuit and has a second semiconductor body with an upper chip metallization and a lower chip metallization; andat least one ceramic substrate;wherein the first power semiconductor chip and the second power semiconductor chip are arranged in the housing;wherein the upper chip metallization of the first power semiconductor chip is adjoined by an aluminum-based bonding wire with an aluminum fraction of at least 99% by weight aluminum;wherein the upper chip metallization of the second power semiconductor chip is adjoined by a copper-based bonding wire with a copper fraction of at least 99% by weight copper; andwherein the lower chip metallization of the first power semiconductor chip is adjoined directly by a fusion soldering layer or the lower chip metallization of the second power semiconductor chip is adjoined directly by one of the following: a silver-containing sintering layer; an adhesive bonding layer or a diffusion soldering layer. 2. The power semiconductor module as claimed in claim 1, wherein the lower metallization of the first power semiconductor chip has at least a first sub-layer with a thickness of more than 1 μm or more than 2 μm and contains more than 99% by weight of aluminum. 3. The power semiconductor module as claimed in claim 1, wherein the lower metallization of the first power semiconductor chip is connected to an upper metallization of a ceramic substrate by means of a fusion soldering layer. 4. The power semiconductor module as claimed in claim 1, wherein the lower metallization of the second power semiconductor chip has at least one first sub-layer with a thickness of more than 1 μm or more than 2 μm and contains more than 99% by weight of copper. 5. The power semiconductor module as claimed in claim 1, wherein the lower metallization of the second power semiconductor chip is connected to an upper metallization of a ceramic substrate by means of a diffusion soldering layer, an adhesive bonding layer or by means of a silver-containing sintering layer. 6. The power semiconductor module as claimed in claim 1, wherein the upper metallization of the first power semiconductor chip has at least one first sub-layer with a thickness of more than 1 μm or more than 2 μm and contains more than 99% by weight of aluminum. 7. The power semiconductor module as claimed in claim 6, wherein a bonding wire, which contains more than 99.9% by weight of aluminum, is bonded onto the upper metallization of the first power semiconductor chip. 8. The power semiconductor module as claimed in claim 7, wherein the bonding wire directly contacts the first sub-layer of the upper metallization of the first power semiconductor chip. 9. The power semiconductor module as claimed in claim 1, wherein the upper metallization of the second power semiconductor chip has at least one first sub-layer with a thickness of more than 1 μm or more than 2 μm and contains more than 99% by weight of copper. 10. The power semiconductor module as claimed in claim 9, wherein a bonding wire, which contains more than 99.9% by weight of copper, is bonded onto the upper metallization of the second power semiconductor chip. 11. The power semiconductor module as claimed in claim 9, wherein the bonding wire directly contacts the first sub-layer of the upper metallization of the second power semiconductor chip. 12. The power semiconductor module as claimed in claim 1, wherein each ceramic substrate of the at least one ceramic substrate on which at least one power semiconductor chip is arranged has on its side facing away from its upper metallization a lower metallization which forms the underside of the power semiconductor module, and wherein, in the case of a number of ceramic substrates, the lower metallizations of the ceramic substrates are spaced apart from one another. 13. The power semiconductor module as claimed in claim 1, further comprising a metallic base plate having an upper side and an underside, wherein the underside of the base plate forms at least part of the underside of the power semiconductor module, and wherein a lower metallization of each ceramic substrate of the at least one ceramic substrate on which at least one power semiconductor chip is arranged is firmly connected to the upper side of the base plate. 14. The power semiconductor module as claimed in claim 13, wherein the first power semiconductor chip is arranged on a first ceramic substrate of the at least one ceramic substrate, and wherein the first ceramic substrate is firmly connected at its lower metallization to the upper side of the base plate by means of a fusion soldering layer. 15. The power semiconductor module as claimed in claim 14, wherein the lower metallization of the first power semiconductor chip is firmly connected to an upper metallization of the first ceramic substrate by means of a fusion soldering layer. 16. The power semiconductor module as claimed in claim 15, wherein the second power semiconductor chip is arranged on a second ceramic substrate of the at least one ceramic substrate, and wherein the second ceramic substrate is firmly connected at its lower metallization to the upper side of the base plate by means of a diffusion soldering layer, an adhesive bonding layer or by means of a silver-containing sintering layer. 17. The power semiconductor module as claimed in claim 16, wherein the lower metallization of the second power semiconductor chip is firmly connected to the upper metallization of the second ceramic substrate by means of a diffusion soldering layer, an adhesive bonding layer or by means of a silver-containing sintering layer. 18. The power semiconductor module as claimed in claim 17, wherein the base plate has at least one first segment and a second segment, and wherein: a first ceramic substrate, on which the first power semiconductor chip is arranged, is arranged on the first segment; anda second ceramic substrate, on which the second power semiconductor chip is arranged, is arranged on the second segment. 19. The power semiconductor module as claimed in claim 18, wherein the first segment and the second segment are formed in one piece and are connected to one another by means of one or more connecting webs. 20. The power semiconductor module as claimed in claim 18, wherein the first segment and the second segment are spaced apart from one another. 21. The power semiconductor module as claimed in claim 1, wherein all of the power semiconductor chips of the rectifier circuit are arranged on a first common ceramic substrate and are connected with their lower chip metallizations to an upper metallization of the first common ceramic substrate in each case by means of a fusion soldering layer. 22. The power semiconductor module as claimed in claim 21, wherein all of the power semiconductor chips of the inverter circuit are arranged on a second common ceramic substrate and are connected with their lower chip metallizations to an upper metallization of the second common ceramic substrate in each case by means of a diffusion soldering layer, an adhesive bonding layer or by means of a silver-containing sintering layer. 23. The power semiconductor module as claimed in claim 22, further comprising a third common ceramic substrate with an upper metallization, wherein: the lower metallization of the first power semiconductor chip is connected to the upper metallization of the third common ceramic substrate by means of a fusion soldering layer; andthe lower metallization of the second power semiconductor chip is connected to the upper metallization of the third common ceramic substrate by means of a silver-containing sintering layer, an adhesive bonding layer or by means of a diffusion soldering layer. 24. The power semiconductor module as claimed in claim 1, wherein all of the power semiconductor chips of the rectifier circuit that are arranged in the housing have an upper chip metallization and a lower chip metallization with an aluminum fraction of in each case more than 50% by weight, and wherein all of the power semiconductor chips of the inverter circuit that are arranged in the housing have an upper chip metallization and a lower chip metallization with a copper fraction of in each case more than 50% by weight. 25. The power semiconductor module as claimed in claim 24, wherein all of the power semiconductor chips of the rectifier circuit are spatially arranged in a first group and all of the power semiconductor chips of the inverter circuit are spatially arranged in a second group on a common ceramic substrate, and wherein a smallest distance between a power semiconductor chip of the first group and a power semiconductor chip of the second group is greater than 5 mm or greater than 10 mm.
※ AI-Helper는 부적절한 답변을 할 수 있습니다.