IPC분류정보
국가/구분 |
United States(US) Patent
등록
|
국제특허분류(IPC7판) |
|
출원번호 |
US-0195786
(2011-08-01)
|
등록번호 |
US-8618647
(2013-12-31)
|
발명자
/ 주소 |
|
출원인 / 주소 |
|
인용정보 |
피인용 횟수 :
2 인용 특허 :
41 |
초록
▼
System and method for thermal management in a multi-chip packaged device. A microelectronic unit is disclosed, and includes a semiconductor element having a top surface and a bottom surface remote from the top surface. A semiconductor device including active elements is located adjacent to the top s
System and method for thermal management in a multi-chip packaged device. A microelectronic unit is disclosed, and includes a semiconductor element having a top surface and a bottom surface remote from the top surface. A semiconductor device including active elements is located adjacent to the top surface. Operation of the semiconductor device generates heat. Additionally, one or more first blind vias extend from the bottom surface and partially into a thickness of the semiconductor element. In that manner, the blind via does not contact or extend to the semiconductor device (defined as active regions of the semiconductor element, and moreover, is electrically isolated from the semiconductor device. A thermally conductive material fills the one or more first blind vias for heat dissipation. Specifically, heat generated by the semiconductor device thermally conducts from the semiconductor element, and is further distributed, transferred and/or dissipated through the one or more first blind vias to other connecting components.
대표청구항
▼
1. A microelectronic unit, comprising: a semiconductor element having a top surface and a bottom surface remote from said top surface;a semiconductor device adjacent to said top surface;one or more first blind vias extending from said bottom surface and partially into a thickness of said semiconduct
1. A microelectronic unit, comprising: a semiconductor element having a top surface and a bottom surface remote from said top surface;a semiconductor device adjacent to said top surface;one or more first blind vias extending from said bottom surface and partially into a thickness of said semiconductor element;a thermally conductive material filling said one or more first blind vias for heat dissipationelectrically conductive material placed in contact with said thermally conductive material, wherein said thermally conductive material is also electrically conductive, and wherein said electrically conductive material is configured such that adjacent portions of electrically conductive material are interconnected in a mesh structure;a second semiconductor element having a second top surface and a second bottom surface remote from said second top surface;a second semiconductor device adjacent to said top surface;one or more second blind vias extending from said second bottom surface and partially into a thickness of said second semiconductor element;second thermally conductive material filling each of said one or more second blind vias for heat dissipation; andsecond electrically conductive material connected to said second thermally conductive material, wherein said semiconductor device and said second semiconductor device are stacked in opposing orientation such that that said electrically conductive material and said second electrically conductive material are in contact with the mesh structure. 2. The microelectronic unit of claim 1, further comprising: an insulating layer adjacent to said bottom surface, said insulating layer having a rear surface remote from said bottom surface, wherein each of said one or more first blind vias extends from said rear surface and through the insulating layer and into said semiconductor element. 3. The microelectronic unit of claim 1, wherein said electrically conductive material comprises: a plurality of solder balls. 4. The microelectronic unit of claim 1, further comprising: a through via extending through said microelectronic unit;second thermally conductive material filling said through via; andsecond electrically conductive material connected to said mesh and to said second thermally conductive material. 5. A microelectronic unit, comprising: a semiconductor element having a top surface and a bottom surface remote from said top surface;a semiconductor device adjacent to said top surface;one or more first blind vias extending from said bottom surface and partially into a thickness of said semiconductor element;a thermally conductive material filling said one or more first blind vias for heat dissipationelectrically conductive material placed in contact with said thermally conductive material, wherein said thermally conductive material is also electrically conductive, and wherein said electrically conductive material is configured such that adjacent portions of electrically conductive material are interconnected in a mesh structure;a second semiconductor element having a second top surface and a second bottom surface remote from said second top surface;a second semiconductor device adjacent to said second top surface;a dielectric element adjacent to said second semiconductor device, said dielectric element having a front surface remote from said second semiconductor device;one or more second blind vias extending from said front surface and partially into a thickness of said dielectric element;second thermally conductive material filling each of said one or more second blind vias; andsecond electrically conductive material connected to said second thermally conductive material, wherein said semiconductor device and said second semiconductor device are stacked in the same orientation such that that said electrically conductive material and said second electrically conductive material are in contact to form a second mesh structure. 6. The microelectronic unit of claim 1, further comprising: a package including said semiconductor device, wherein the mesh is electrically coupled to one or more terminals leading externally to said package. 7. The microelectronic unit of claim 1, further comprising: a barrier metal lining at least one of said one or more first blind vias and separating said thermally conductive material from said semiconductor element. 8. The microelectronic unit of claim 1, wherein said semiconductor device comprises a DRAM array. 9. A multi-chip packaged unit, comprising: a plurality of semiconductor chips stacked and joined together, at least one chip comprising: a semiconductor element having a top surface and a bottom surface remote from said top surface;a semiconductor device adjacent to said top surface;one or more first blind vias extending from said bottom surface and partially into a thickness of said semiconductor element; anda thermally conductive material filling each of said one or more first blind vias for heat dissipation; andelectrically conductive material placed in contact with said thermally conductive material filling said one or more first blind vias, and configured such that adjacent electrically conductive material are interconnected to form a mesh structure;a dielectric element adjacent said semiconductor device, said dielectric element having a front surface remote from said semiconductor device;one or more second blind vias extending from said front surface and partially into a thickness of said dielectric element;a second thermally conductive material filling each of said one or more second blind vias; andsecond electrically conductive material connected with said second thermally conductive material, and configured such that adjacent second electrically conductive material are interconnected to form a second mesh structure; andwherein adjacent chips that are stacked are configured such that a corresponding first mesh structure is connected to a corresponding second mesh structure. 10. The microelectronic unit of claim 9, wherein said electrically conductive material comprises: a plurality of solder balls. 11. The microelectronic unit of claim 9, further comprising: a plurality of through vias each extending through a corresponding semiconductor chip and filled with corresponding second thermally conductive material; anda second electrically conductive material electrically coupling together at least two of the plurality of through vias, wherein the second electrically conductive material is connected to a corresponding second thermally conductive material and to a corresponding mesh structure. 12. The microelectronic unit of claim 9, wherein each chip further comprises: an insulating layer adjacent to said bottom surface, said insulating layer having a rear surface remote from said bottom surface, wherein said one or more first blind vias extends from said rear surface and through the insulating layer and into said semiconductor element.
※ AI-Helper는 부적절한 답변을 할 수 있습니다.