System and method for reducing contact resistance and improving barrier properties is provided. An embodiment comprises a dielectric layer and contacts extending through the dielectric layer to connect to conductive regions. A contact barrier layer is formed between the conductive regions and the co
System and method for reducing contact resistance and improving barrier properties is provided. An embodiment comprises a dielectric layer and contacts extending through the dielectric layer to connect to conductive regions. A contact barrier layer is formed between the conductive regions and the contacts by electroless plating the conductive regions after openings have been formed through the dielectric layer for the contact. The contact barrier layer is then treated to fill the grain boundary of the contact barrier layer, thereby improving the contact resistance. In another embodiment, the contact barrier layer is formed on the conductive regions by electroless plating prior to the formation of the dielectric layer.
대표청구항▼
1. A semiconductor device comprising: a first conductive region in a substrate;a first gate electrode over the substrate;a first treated conductive material in a physical contact with the first conductive region;a second treated conductive material in a physical contact with the first gate electrode
1. A semiconductor device comprising: a first conductive region in a substrate;a first gate electrode over the substrate;a first treated conductive material in a physical contact with the first conductive region;a second treated conductive material in a physical contact with the first gate electrode;a dielectric layer over the first conductive region and over the first gate electrode; anda first contact extending through the dielectric layer and making an electrical contact with the first treated conductive material. 2. The semiconductor device of claim 1, wherein the second treated conductive material comprises a material selected from the group consisting essentially of CoWGe, CoWSi, CoWGeN, or CoWSiN. 3. The semiconductor device of claim 1, wherein the second treated conductive material comprises a material selected from the group consisting essentially of CoWPGe, CoWPSi, CoWGePN, CoWPSiN, or CoWPGeSiN. 4. The semiconductor device of claim 1, wherein the second treated conductive material comprises a material selected from the group consisting essentially of CoWBGe, CoWBSi, CoWGeBN, CoWBSiN, or CoWBGeSiN. 5. The semiconductor device of claim 1, wherein the second treated conductive material comprises silicon. 6. The semiconductor device of claim 1, wherein the second treated conductive material comprises germanium. 7. The semiconductor device of claim 1, wherein the second treated conductive material comprises nitrogen. 8. The semiconductor device of claim 1, wherein the gate electrode further comprises a silicide region adjacent to the second treated conductive material. 9. The semiconductor device of claim 1, wherein the first conductive region is part of a substrate with source/drain regions located therein. 10. A semiconductor device comprising: a conductive region in a substrate;a first grain-filled conductive region in a physical contact with a surface of the conductive region; anda contact in physical connection with the first grain-filled conductive region. 11. The semiconductor device of claim 10, wherein the first grain-filled conductive region comprises a material selected from the group consisting essentially of CoWGe, CoWSi, CoWGeN, or CoWSiN. 12. The semiconductor device of claim 10, wherein the first grain-filled conductive region comprises a material selected from the group consisting essentially of CoWPGe, CoWPSi, CoWGePN, CoWPSiN, or CoWPGeSiN. 13. The semiconductor device of claim 10, wherein the first grain-filled conductive region comprises a material selected from the group consisting essentially of CoWBGe, CoWBSi, CoWGeBN, CoWBSiN, or CoWBGeSiN. 14. The semiconductor device of claim 10 further comprising a transistor, wherein the transistor comprises: the conductive region;a gate dielectric adjacent to the conductive region;a gate electrode over the gate dielectric; anda second grain-filled conductive region over the gate electrode. 15. A method of manufacturing a semiconductor device, the method comprising: forming a first conductive region within a substrate;depositing a second conductive region over the first conductive region, the second conductive region having a grain boundary;filling the grain boundary of the second conductive region to form a grain-filled conductive material;depositing a dielectric material over the first conductive region;removing a portion of the dielectric material to form an opening; andplacing a conductive material in the opening to make an electrical contact with the grain-filled conductive material. 16. The method of claim 15, wherein the second conductive region comprises a material selected from the group consisting essentially of CoW, CoWB, or CoWP. 17. The method of claim 15, wherein the filling the grain boundary is performed at least in part by treating with silane. 18. The method of claim 15, wherein the filling the grain boundary is performed at least in part by treating with ammonia. 19. The method of claim 15, wherein the filling the grain boundary is performed at least in part by treating with germane. 20. The method of claim 15, wherein the filling the grain boundary is performed at least in part by treating with a combination of silane, germane and ammonia.
연구과제 타임라인
LOADING...
LOADING...
LOADING...
LOADING...
LOADING...
이 특허에 인용된 특허 (25)
Li,Weimin; Yin,Zhiping, Compositions of matter and barrier layer compositions.
Edelstein Daniel Charles ; Harper James McKell Edwin ; Hu Chao-Kun ; Simon Andrew H. ; Uzoh Cyprian Emeka, Copper interconnection structure incorporating a metal seed layer.
Horak, David Vaclav; Koburger, III, Charles William; Mitchell, Peter H.; Nesbit, Larry Alan, Method for manufacturing a multi-level interconnect structure.
Sharan, Sujit; Sandhu, Gurtej S.; Gilton, Terry, Method of forming a conductive contact on a substrate and method of processing a semiconductor substrate using an ozone treatment.
Sandhu, Gurtej S.; Doan, Trung Tri; Rhodes, Howard E.; Sharan, Sujit; Ireland, Philip J.; Roberts, Martin Ceredig, Methods of forming conductive interconnects.
Nishioka, Naho; Tsuji, Naoki, Nonvolatile semiconductor memory device with peripheral circuit part comprising at least one of two transistors having lower conductive layer same perpendicular structure as a floating gate.
Adetutu Olubunmi Olufemi ; Denning Dean J. ; Hayden James D. ; Subramanian Chitra K. ; Sitaram Arkalgud R., Process for forming a semiconductor device.
Nguyen Bich-Yen ; Olowolafe J. Olufemi ; Maiti Bikas ; Adetutu Olubunmi ; Tobin Philip J., Semiconductor device having a metal containing layer overlying a gate dielectric.
Nakajima Kazuaki,JPX ; Akasaka Yasushi,JPX ; Miyano Kiyotaka,JPX ; Suguro Kyoichi,JPX, Semiconductor device with conductive oxidation preventing film and method for manufacturing the same.
Koyama Mitsutoshi,JPX ; Kubota Takeshi,JPX, Semiconductor device with pure copper wirings and method of manufacturing a semiconductor device with pure copper wiring.
Dubin Valery M. (Cupertino CA) Schacham-Diamand Yosi (Ithaca NY) Zhao Bin (Irvine CA) Vasudev Prahalad K. (Austin TX) Ting Chiu H. (Saratoga CA), Use of cobalt tungsten phosphide as a barrier material for copper metallization.
※ AI-Helper는 부적절한 답변을 할 수 있습니다.