IPC분류정보
국가/구분 |
United States(US) Patent
등록
|
국제특허분류(IPC7판) |
|
출원번호 |
US-0277411
(2008-11-25)
|
등록번호 |
US-8630113
(2014-01-14)
|
발명자
/ 주소 |
- Xu, Yanzhong
- Watt, Jeffrey T.
|
출원인 / 주소 |
|
대리인 / 주소 |
Law Offices of Maximilian R. Peterson
|
인용정보 |
피인용 횟수 :
13 인용 특허 :
2 |
초록
An integrated circuit (IC) includes a memory circuit. The memory circuit includes a plurality of thyristors. The plurality of thyristors are coupled in tandem.
대표청구항
▼
1. An integrated circuit (IC), comprising: a memory circuit, comprising a plurality of coupled thyristors, wherein a first thyristor in the plurality of thyristors comprises a bipolar transistor, and a metal oxide semiconductor (MOS) transistor coupled between a collector and an emitter of the bipol
1. An integrated circuit (IC), comprising: a memory circuit, comprising a plurality of coupled thyristors, wherein a first thyristor in the plurality of thyristors comprises a bipolar transistor, and a metal oxide semiconductor (MOS) transistor coupled between a collector and an emitter of the bipolar transistor, the MOS transistor having a gate adapted to be selectively coupled to a column line in response to a signal on a row line. 2. The integrated circuit (IC) according to claim 1, wherein the memory circuit comprises two thyristors. 3. The integrated circuit (IC) according to claim 2, wherein the memory circuit includes more than two thyristors. 4. The integrated circuit (IC) according to claim 2, wherein the memory circuit has improved susceptibility to single even upsets (SEUs). 5. The integrated circuit (IC) according to claim 2, wherein a thyristor in the plurality of thyristors comprises an NPN bipolar junction transistor (BJT) coupled to a PNP bipolar junction transistor (BJT). 6. The integrated circuit (IC) according to claim 5, wherein the NPN bipolar junction transistor (BJT) is back-to-back coupled to the PNP bipolar junction transistor (BJT). 7. The integrated circuit (IC) according to claim 5, wherein at least one thyristor in the plurality of thyristors comprises a metal oxide semiconductor (MOS) transistor coupled to the NPN bipolar junction transistor (BJT) and the PNP bipolar junction transistor (BJT). 8. The integrated circuit (IC) according to claim 1, further comprising an interface circuit coupled to the memory circuit. 9. The integrated circuit (IC) according to claim 8, wherein the interface circuit comprises a first transistor coupled to a row line and a column line. 10. The integrated circuit (IC) according to claim 1, wherein the plurality of thyristors are coupled in tandem. 11. The integrated circuit (IC) according to claim 9, wherein the interface circuit further comprises a second transistor coupled to a read line and to a first thyristor in the plurality of thyristors in the memory circuit. 12. The integrated circuit (IC) according to claim 11, wherein the interface circuit further comprises a third transistor coupled to the row line and to the first thyristor in the plurality of thyristors in the memory circuit. 13. The integrated circuit (IC) according to claim 1, wherein the memory circuit is fabricated using a complementary metal oxide semiconductor (CMOS) fabrication process. 14. A circuit arrangement, comprising: a memory cell, comprising a first thyristor comprising a first bipolar transistor, and a metal oxide semiconductor (MOS) transistor coupled between a collector and an emitter of the first bipolar transistor, the MOS transistor having a gate adapted to be selectively coupled to a column line in response to a signal on a row line; andan interface circuit coupled to the memory cell, wherein the interface circuit comprises a first transistor coupled to a row line and a column line. 15. The circuit arrangement according to claim 14, wherein the interface circuit further comprises a second transistor coupled to the memory cell, the column line, and a read line. 16. The circuit arrangement according to claim 15, wherein the interface circuit further comprises a third transistor coupled to the memory cell and the row line. 17. The circuit arrangement according to claim 14, wherein the metal oxide semiconductor (MOS) transistor is coupled to the first transistor. 18. The circuit arrangement according to claim 14, wherein the first thyristor comprises a second bipolar junction transistor (BJT) coupled to the first bipolar junction transistor (BJT). 19. The circuit arrangement according to claim 14, wherein the memory cell further comprises a second thyristor coupled to the first thyristor. 20. The circuit arrangement according to claim 19, wherein the second thyristor is coupled to the first transistor. 21. The circuit arrangement according to claim 14, wherein the memory cell and the interface circuit are fabricated using a complementary metal oxide semiconductor (CMOS) fabrication process. 22. An integrated circuit (IC), comprising: a memory, comprising: a first memory cell, wherein the first memory cell comprises at least one thyristor, comprising a bipolar transistor, and a metal oxide semiconductor (MOS) transistor coupled between a collector and an emitter of the bipolar transistor, the MOS transistor having a gate adapted to be selectively coupled to a column line in response to a signal on a row line. 23. The integrated circuit (IC) according to claim 22, wherein the first memory cell includes at least two thyristors. 24. The integrated circuit (IC) according to claim 23, wherein at least one of the at least two thyristors includes an NPN bipolar junction transistor (BJT) coupled to a PNP bipolar junction transistor (BJT). 25. The integrated circuit (IC) according to claim 24, wherein in the at least one thyristor the NPN bipolar junction transistor (BJT) is back-to-back coupled to the PNP bipolar junction transistor (BJT). 26. The integrated circuit (IC) according to claim 23, wherein the first memory cell comprises two thyristors. 27. The integrated circuit (IC) according to claim 23, wherein the first memory cell has improved susceptibility to single upset events (SEUs). 28. The integrated circuit (IC) according to claim 22, further comprising logic circuitry, wherein the first memory cell is coupled to the logic circuitry. 29. The integrated circuit (IC) according to claim 22, further comprising interconnect circuitry, wherein the first memory cell is coupled to the interconnect circuitry. 30. The integrated circuit (IC) according to claim 29, wherein the first memory cell has a supply voltage higher than a supply voltage of the integrated circuit (IC). 31. The integrated circuit (IC) according to claim 30, wherein the interconnect circuitry comprises at least one transistor having a gate terminal, wherein the first memory cell provides a voltage to the gate terminal of the at least one transistor, wherein the voltage is higher than the supply voltage of the integrated circuit (IC). 32. The integrated circuit (IC) according to claim 22, further comprising an interface circuit coupled to the first memory cell. 33. The integrated circuit (IC) according to claim 22, wherein the memory further comprises a second memory cell, wherein the first memory cell couples to interconnect circuitry, and wherein the second memory cell couples to logic circuitry. 34. The integrated circuit (IC) according to claim 33, wherein the first memory cell has a supply voltage higher than a supply voltage of the integrated circuit (IC).
※ AI-Helper는 부적절한 답변을 할 수 있습니다.