IPC분류정보
국가/구분 |
United States(US) Patent
등록
|
국제특허분류(IPC7판) |
|
출원번호 |
US-0487066
(2012-06-01)
|
등록번호 |
US-8658514
(2014-02-25)
|
우선권정보 |
FR-09 58658 (2009-12-04) |
발명자
/ 주소 |
- Reynaud, Patrick
- Kerdiles, Sébastien
- Delprat, Daniel
|
출원인 / 주소 |
|
대리인 / 주소 |
|
인용정보 |
피인용 횟수 :
1 인용 특허 :
8 |
초록
▼
A manufacturing process for a semiconductor-on-insulator structure having reduced electrical losses and which includes a support substrate made of silicon, an oxide layer and a thin layer of semiconductor material, and a polycrystalline silicon layer interleaved between the support substrate and the
A manufacturing process for a semiconductor-on-insulator structure having reduced electrical losses and which includes a support substrate made of silicon, an oxide layer and a thin layer of semiconductor material, and a polycrystalline silicon layer interleaved between the support substrate and the oxide layer. The process includes a treatment capable of conferring high resistivity to the support substrate prior to formation of the polycrystalline silicon layer, and then conducting at least one long thermal stabilization on the structure at a temperature not exceeding 950° C. for at least 10 minutes.
대표청구항
▼
1. A manufacturing process for preparing a semiconductor on insulator structure (SeOI) that exhibits type reduced electrical losses, the substrate successively comprising a support substrate made of silicon, an oxide layer and a thin layer of semiconductor material, and having a polycrystalline sili
1. A manufacturing process for preparing a semiconductor on insulator structure (SeOI) that exhibits type reduced electrical losses, the substrate successively comprising a support substrate made of silicon, an oxide layer and a thin layer of semiconductor material, and having a polycrystalline silicon layer interleaved between the support substrate and the oxide layer, which process comprises: oxidizing a donor substrate made of semiconductor material to form an oxide layer on a surface thereof;implanting ions in the donor substrate to form an embrittlement zone therein;bonding the donor and support substrates together with the oxide layer being located therebetween at a bonding interface, the substrate support having a high resistivity that is greater than 500 Ω·cm, and having the polycrystalline silicon layer on its upper face which is bonded to the donor substrate;fracturing the donor substrate at the embrittlement zone to transfer to the support substrate the thin layer of semiconductor material from the donor substrate and form the SeOI structure; andconducting at least one thermal stabilization treatment of the SeOI structure, wherein the thermal stabilization treatment is an annealing treatment conducted over three steps, with the second step requiring heating to a temperature not exceeding 950° C., and for a time of at least 10 minutes, and with the temperature of the second step being less than the temperature of the first and third steps. 2. The process of claim 1, wherein the resistivity of the support substrate is greater than 1,000 Ω·cm and is obtained by a thermal treatment carried out prior to the providing the polycrystalline silicon layer thereon. 3. The process of claim 2, wherein the polycrystalline silicon layer with a resistivity that is greater than 5,000 Ohms·cm. 4. The process of claim 3 wherein the polycrystalline silicon layer has a resistivity that is greater than 10,000 Ohms·cm. 5. The process of claim 1, wherein thermal stabilization treatment is carried out for several hours. 6. The process of claim 1, further comprising a rapid thermal treatment carried out over a period of less than 10 minutes and at a temperature greater than 1,000° C. 7. The process of claim 1, wherein the first, second, and third steps are conducted respectively at a temperature of between 1,000 and 1,200° C. for 1 to 10 hours, 600 to 900° C. for 1 to 10 hours, and 900 to 1,200° C. for 1 to 48 hours. 8. The process of claim 1, wherein the thermal stabilization treatment further comprises one thermal thinning treatment of the thin layer. 9. The process of claim 1 which further comprises providing a semiconductor decoupling layer in the SeOI structure. 10. The process of claim 9, wherein the semiconductor decoupling layer contains polycrystalline silicon. 11. The process of claim 10, wherein the semiconductor decoupling layer also contains another atomic species-based semiconductor material. 12. A manufacturing process for preparing a semiconductor on insulator structure (SeOI) that exhibits type reduced electrical losses, the substrate successively comprising a support substrate made of silicon, an oxide layer and a thin layer of semiconductor material, and having a polycrystalline silicon layer interleaved between the support substrate and the oxide layer, which process comprises: oxidizing a donor substrate made of semiconductor material to form an oxide layer on a surface thereof;implanting ions in the donor substrate to form an embrittlement zone therein;providing the support substrate, said support substrate having a high resistivity that is greater than 500 Ω·cm;depositing on the support substrate a semiconductive decoupling layer having a mesh parameter different than that of monocrystalline silicon;depositing on the semiconductive decoupling layer the polycrystalline silicon layer;bonding the donor and support substrates together with the oxide layer and polycrystalline silicon layer being located therebetween at a bonding interface;fracturing the donor substrate at the embrittlement zone to transfer to the support substrate the thin layer of semiconductor material from the donor substrate and form the SeOI structure; andconducting at least one thermal stabilization of the SeOI structure, at a temperature not exceeding 950° C., and for a time of at least 10 minutes. 13. The process of claim 12, wherein the semiconductive decoupling layer contains polycrystalline silicon. 14. The process of claim 13, wherein the semiconductive decoupling layer also contains another atomic species-based semiconductor material. 15. The process claim 14, wherein the semiconductive decoupling layer comprises SiC or SiGe. 16. The process of claim 14, wherein the depositing of the semiconductive decoupling layer and the polycrystalline silicon layer are carried out continuously, by a simultaneous feed from two gas sources, one of which is polycrystalline silicon and the other of which is the another atomic species-based semiconductor material, then by feed only from the gas source of polycrystalline silicon. 17. The process of claim 12, which further comprises depositing a further decoupling layer on the polycrystalline silicon layer. 18. The process of claim 17, which further comprises depositing at least one stack constituted by another polycrystalline silicon layer and another decoupling layer on the further decoupling layer.
※ AI-Helper는 부적절한 답변을 할 수 있습니다.