IPC분류정보
국가/구분 |
United States(US) Patent
등록
|
국제특허분류(IPC7판) |
|
출원번호 |
US-0371971
(2012-02-13)
|
등록번호 |
US-8667338
(2014-03-04)
|
발명자
/ 주소 |
|
출원인 / 주소 |
|
대리인 / 주소 |
|
인용정보 |
피인용 횟수 :
0 인용 특허 :
38 |
초록
▼
A system and method for a software override capability for enforcing a predetermined state for an otherwise hardware-programmable device. Software that may think it knows what it is doing may try to control a hardware device, but may not know about a hardware issue, such as another feature or defect
A system and method for a software override capability for enforcing a predetermined state for an otherwise hardware-programmable device. Software that may think it knows what it is doing may try to control a hardware device, but may not know about a hardware issue, such as another feature or defect requiring that the device stay in a certain state. The technique programmatically maintains a persistent hardware state independent of any other control software. To other software, the software layer of the invention is indistinguishable and inseparable from hardware. Nothing can slip in between. Any insertion attempt will be detected and disallowed. Features of the processor or system chips actually weld the software to the hardware, which feature disallows any software intervention between the welded software layer and the hardware.
대표청구항
▼
1. A method comprising: identifying an I/O controller comprising a data buffer having at least one storage element;executing a first write operation, of first data, to the data buffer;inserting a delay having a specified value after the first write operation and before a first read operation corresp
1. A method comprising: identifying an I/O controller comprising a data buffer having at least one storage element;executing a first write operation, of first data, to the data buffer;inserting a delay having a specified value after the first write operation and before a first read operation corresponding thereto;executing the first read operation, of second data, from the data buffer; anddetermining the I/O controller to be defective by comparing the first data to the second data. 2. The method of claim 1, wherein the delay is larger than a maximum time required to perform the first write operation. 3. The method of claim 1, wherein the first data includes a test pattern. 4. The method of claim 1, wherein the determining further comprises evaluating an operation error condition for the first write operation. 5. The method of claim 4, wherein the determining further comprises identifying the I/O controller to be defective if the first data does not match the second data and the operation error condition does not indicate an error. 6. The method of claim 1, wherein; the first write operation is a direct memory access (DMA) write operation; andinserting the delay further comprises generating a preempting DMA operation accessing the I/O controller. 7. The method of claim 1, wherein: the first write operation is a direct memory access (DMA) write operation corresponding to a DMA channel; andinserting the delay further comprises masking the DMA channel. 8. An apparatus having a processor, executing instructions contained in executable data and processing operational data, and one or more memory devices, the processor being operably coupled to the one or more memory devices storing the operational and executable data, executable by the processor to cause: identifying an I/O controller comprising a data buffer having at least one storage element;executing a first write operation, of first data, to the data buffer;inserting a delay having a specified value after the first write operation and before a first read operation corresponding thereto;executing the first read operation, of second data, from the data buffer; anddetermining the I/O controller to be defective by comparing the first data to the second data. 9. The apparatus of claim 8, wherein the delay is larger than a maximum time required to perform the first write operation. 10. The apparatus of claim 8, wherein the first data includes a test pattern. 11. The apparatus of claim 8, wherein the executable data are further operable to cause the processor to determine the I/O controller to be defective by: comparing the first data to the second data; andevaluating an operation error condition for the first write operation. 12. The apparatus of claim 11, wherein the executable data are further loadable into the processor to cause: determining the I/O controller to be defective if the first data does not match the second data and the operation error condition does not indicate an error. 13. The apparatus of claim 8, wherein: the first write operation is a direct memory access (DMA) write operation; andthe operational and executable data are further operable to cause the processor to insert the delay by generating a preempting DMA operation accessing the I/O controller. 14. The apparatus of claim 8, wherein; the first write operation is a direct memory access (DMA) write operation corresponding to a DMA channel; andthe operational and executable data are further operable to cause the processor to insert the delay by masking the DMA channel. 15. A computer-readable medium embodied as a non-transitory storage device storing data structures executable to effect: loading instructions into a processor, operably connected in a computer system to an I/O controller having a data buffer having at least one storage element;identifying, by the processor, the I/O controller;executing, by the processor, a first write operation, of first data, to the data buffer;inserting, by the processor, a delay having a specified value after the first write operation and before a first read operation corresponding thereto;executing, by the processor, the first read operation, of second data, from the data buffer; anddetermining, by the processor, the I/O controller to be defective by comparing the first data to the second data. 16. The computer-readable medium of claim 15, wherein the delay is selected to be larger than a maximum time required to perform the first write operation. 17. The computer-readable medium of claim 15, wherein the first data includes a test pattern. 18. The computer-readable medium of claim 15, wherein the determining further comprises: comparing the first data to the second data; andevaluating an operation error condition for the first write operation. 19. The computer-readable medium of claim 18, wherein the determining further comprises identifying the I/O controller to be defective if the first data does not match the second data and the operation error condition does not indicate an error. 20. The computer-readable medium of claim 15, wherein: the first write operation is a direct memory access (DMA) write operation; andinserting, by the processor, the delay further comprises at least one of generating a preempting DMA operation accessing the I/O controller, and masking a DMA channel corresponding to the DMA.
※ AI-Helper는 부적절한 답변을 할 수 있습니다.