$\require{mediawiki-texvc}$

연합인증

연합인증 가입 기관의 연구자들은 소속기관의 인증정보(ID와 암호)를 이용해 다른 대학, 연구기관, 서비스 공급자의 다양한 온라인 자원과 연구 데이터를 이용할 수 있습니다.

이는 여행자가 자국에서 발행 받은 여권으로 세계 각국을 자유롭게 여행할 수 있는 것과 같습니다.

연합인증으로 이용이 가능한 서비스는 NTIS, DataON, Edison, Kafe, Webinar 등이 있습니다.

한번의 인증절차만으로 연합인증 가입 서비스에 추가 로그인 없이 이용이 가능합니다.

다만, 연합인증을 위해서는 최초 1회만 인증 절차가 필요합니다. (회원이 아닐 경우 회원 가입이 필요합니다.)

연합인증 절차는 다음과 같습니다.

최초이용시에는
ScienceON에 로그인 → 연합인증 서비스 접속 → 로그인 (본인 확인 또는 회원가입) → 서비스 이용

그 이후에는
ScienceON 로그인 → 연합인증 서비스 접속 → 서비스 이용

연합인증을 활용하시면 KISTI가 제공하는 다양한 서비스를 편리하게 이용하실 수 있습니다.

Optimal use of buffer space by a storage controller which writes retrieved data directly to a memory 원문보기

IPC분류정보
국가/구분 United States(US) Patent 등록
국제특허분류(IPC7판)
  • G06F-012/00
출원번호 US-0829983 (2007-07-30)
등록번호 US-8683126 (2014-03-25)
발명자 / 주소
  • Kanuri, Mrudula
출원인 / 주소
  • Nvidia Corporation
인용정보 피인용 횟수 : 0  인용 특허 : 165

초록

A storage controller which uses the same buffer to store data elements retrieved from different secondary storage units. In an embodiment, the controller retrieves location descriptors ahead of when data is available for storing in a target memory. Each location descriptor indicates the memory locat

대표청구항

1. A storage controller controlling access requests to a plurality of secondary storage units, said storage controller comprising: a buffer;a control unit coupled to said buffer; anda plurality of FIFOs (first in first out) coupled between said control unit and said secondary storage units, wherein

이 특허에 인용된 특허 (165)

  1. Chiang Paul ; Ng Pius ; Look Paul, Accelerated multimedia processor.
  2. Clegg, Christopher Michael; Grisenthwaite, Richard Roy, Accessing data values in a cache.
  3. Hsieh Minjhing (San Jose CA) Hutchins Edward P. (San Jose CA), Advanced asyncronous video architecture.
  4. MacInnis, Alexander G.; Tang, Chengfuh Jeffrey; Xie, Xiaodong; Patterson, James T.; Kranawetter, Greg A., Apparatus and method for blending graphics and video surfaces.
  5. Harrell Chandlee B. (Mountain View CA), Apparatus and method for handling data transfer between a general purpose computer and a cooperating processor.
  6. Ahmed, Ashraf; Filippo, Michael A.; Pickett, James K., Apparatus and method for independently schedulable functional units with issue lock mechanism in a processor.
  7. Mahalingaiah Rupaka ; Miller Paul K., Apparatus and method for microcode patching for generating a next address.
  8. Fung Hei Tao, Apparatus and method for synchronizing audio and video frames in an MPEG presentation system.
  9. Paltashev,Timour; Prokopenko,Boris, Apparatus for compressing data in a bit stream or bit pattern.
  10. Assarpour Hamid (Harvard MA) Walton Lea (Shrewsbury MA), Apparatus for exchanging pixel data among pixel processors.
  11. Leasure, Terry Lee; Lattimore, George Mcneil; Ross, Jr., Robert Anthony; Yeung, Gus Wai Yan, Apparatus for unaligned cache reads and methods therefor.
  12. Poulton John W. (Chapel Hill NC) Molnar Steven E. (Chapel Hill NC) Eyles John G. (Chapel Hill NC), Architecture and apparatus for image generation.
  13. Genusov Alexander (Haifa ILX) Friedlander Ram B. (Haifa PA ILX) Feldman Peter (Pittsburg PA) Fruchter Vlad (Haifa ILX) Jaliff Ricardo (Haifa CA ILX) Mohr Asaf (Cupertino CA) Retter Rafi (Haifa ILX), Architecture for integrated concurrent vector signal processor.
  14. Kuma Takao (Kawasaki JPX) Sakai Kenichi (Kawasaki JPX), Asymmetric vector multiprocessor composed of a vector unit and a plurality of scalar units each having a different archi.
  15. Hutchins, Edward; Zhu, Ming Benjamin; Gupta, Sanjay O.; Heeschen, Scott C.; Garlick, Benjamin J., Binning flush in graphics data processing.
  16. Heng,Pheng Ann; Xie,Yongming; Wong,Tien Tsin; Chui,Yim Pan, Block-based fragment filtration with feasible multi-GPU acceleration for real-time volume rendering on conventional personal computer.
  17. Luick David Arnold, Branch history cache.
  18. Asghar Saf ; Ireton Mark ; Bartkowiak John G., CPU with DSP function preprocessor having look-up table for translating instruction sequences intended to perform DSP fu.
  19. Green Daniel W., Cache circuit with programmable sizing and method of operation.
  20. Colglazier, Daniel J.; Dombrowski, Chris; Genduso, Thomas B., Cache for processing data in a memory controller and a method of use thereof to reduce first transfer latency.
  21. Kumar Harsh ; Baweja Gunjeet D. ; Chang Cheng-Feng ; Chan Tim W., Cache memory architecture with on-chip tag array and off-chip data array.
  22. Harney Kevin (Brooklyn NY), Centralized control SIMD processor having different priority levels set for each data transfer request type and successi.
  23. Minkin, Alexander L.; Rubinstein, Oren, Circuit and method for prefetching data for a texture cache.
  24. Chen Steve S. (Chippewa Falls) Simmons Frederick J. (Neillsville) Spix George A. (Eau Claire) Wilson Jimmie R. (Eau Claire) Miller Edward C. (Eau Claire) Eckert Roger E. (Eau Claire) Beard Douglas R., Cluster architecture for a highly parallel scalar/vector multiprocessor system.
  25. Hamilton Eric R. (Cupertino CA) Douglas John L. (Santa Cruz CA) Widergren Jeffrey B. (Saratoga CA), Computer-based video compression system.
  26. Tannenbaum David C. (Hurley NY) Schanely Paul M. (Hurley NY) Richardson Leland D. (Kingston NY) Hempel Bruce C. (Tivoli NY), Context management in a graphics system.
  27. Yamasaki, Nobuyuki, Context switching system having context cache and a register file for the save and restore context operation.
  28. Mohamed Moataz A. ; Park Heonchul ; Nguyen Le Trong, Coordination and synchronization of an asymmetric, single-chip, dual multiprocessor.
  29. Leger Geary ; Benjaram Bhoopal R. ; Carpenter Peter R. ; Schaps Gary L. ; Wishneusky John Andrew, DMA controller arrangement having plurality of DMA controllers and buffer pool having plurality of buffers accessible t.
  30. Kuboki Shigeo (Nakaminato JPX) Sugimoto Norihiko (Katsuta JPX) Inada Shunji (Hitachi JPX) Inada Kazuhisa (Hitachi JPX) Aoki Tomoaki (Ibaraki-ken JPX) Ueno Masahiro (Hitachi JPX) Nakamura Yasushi (Hit, Data communication adapter and data communication terminal apparatus for performing data transmission and reception betw.
  31. Apperley Norman (Chandlers Ford NY GBX) Edwards Roger J. (Woodstock NY) Foster Raymond L. J. (Landford GBX) Haigh David C. (Winchester GBX) Haslam Michael (Winchester GBX) Verey Peter (Winchester GBX, Data management for plasma display.
  32. Oldfield William H. (Cambridgeshire GBX), Data memories and method for storing multiple categories of data in latches dedicated to particular category.
  33. Nagashima, Shigeo; Torii, Shunichi; Omoda, Koichiro; Inagami, Yasuhiro, Data processing system including scalar data processor and vector data processor.
  34. Smith,Michael D., Debug information provided through tag space.
  35. Faanes,Gregory J.; Scott,Steven L.; Lundberg,Eric P.; Moore, Jr.,William T.; Johnson,Timothy J., Decoupled scalar/vector computer architecture system and method.
  36. Biran, Giora; De la Torre, Luis E.; Drerup, Bernard C.; Gupta, Jyoti; Nicholas, Richard, Descriptor prefetch mechanism for high latency and out of order DMA device.
  37. Ashkenazi Yaron (Haifa ILX), Digital adder and method for adding 64-bit, 16-bit and 8-bit words.
  38. Ellis James P. (Hudson MA) Nangia Era (Marlboro MA) Patwa Nital (Hudson MA) Shah Bhavin (Mountain View CA) Wolrich Gilbert M. (Framingham MA), Digital computer system with cache controller coordinating both vector and scalar operations.
  39. Morton Steven G., Digital signal processor containing scalar processor and a plurality of vector processors operating from a single instruction.
  40. Dye Thomas Anthony, Display list processor for operating in processor and coprocessor modes.
  41. Chamdani Joseph I. ; Alford Cecil O., Distributed instruction queue.
  42. Richardson,John J., Driver framework component for synchronizing interactions between a multi-threaded environment and a driver operating in a less-threaded software environment.
  43. Patti Michael F. (Plainsboro NJ) Fedele Nicola J. (Kingston NJ) Harney Kevin (Brooklyn NY) Simon Allen H. (Belle Mead NJ), Dual mode adder circuitry with overflow detection and substitution enabled for a particular mode.
  44. Megory-Cohen Igal (Givat Ela ILX), Dynamic cache partitioning by modified steepest descent.
  45. Hilgendorf Rolf,DEX ; Schwermer Hartmut,DEX ; Soell Werner,DEX, Dynamic conversion between different instruction codes by recombination of instruction elements.
  46. Bowhill William J. (Marlborough MA) Dickson Robert (Arlington MA) Durdan W. H. (Waban MA), Efficient protocol for communicating between asychronous devices.
  47. Morgan III,David L.; Sanz Pastor,Ignacio, Efficient use of user-defined shaders to implement graphics operations.
  48. Ireton Mark A., Execute unit configured to selectably interpret an operand as multiple operands or as a single operand.
  49. Hill, David L.; Breuder, Paul D.; Greiner, Robert J.; Bachand, Derek T., External bus transaction scheduling system.
  50. Sweeney Michael A. (Manassas VA), Fast access priority queue for managing multiple messages at a communications node or managing multiple programs in a mu.
  51. Ebrahim Zahir (Mountain View CA) Normoyle Kevin (San Jose CA) Nishtala Satyanarayana (Cupertino CA) Van Loo William C. (Palo Alto CA), Fast, dual ported cache controller for data processors in a packet switched cache coherent multiprocessor system.
  52. Barreh,Jama I.; Golla,Robert T., Fetch speculation in a multithreaded processor.
  53. Kawai, Hiroyuki; Streitenberger, Robert; Inoue, Yoshitsugu; Yoshimatsu, Keijiro; Kobara, Junko; Negishi, Hiroyasu, Geometry processor capable of executing input/output and high speed geometry calculation processing in parallel.
  54. Kilgariff,Emmett M.; Bastos,Rui M.; Chen,Wei Chao; Hahn,Douglas J., Graphical shader by using delay.
  55. Becklund Thomas K. ; Houg Todd C. ; Jackson Benton H. ; Sluiter David O. ; Ukura John R., Graphics accelerator chip and method.
  56. Duluk, Jr., Jerome F.; Benkual, Jack; Go, Shun Wai; Trivedi, Sushma S.; Hessel, Richard E.; Bratt, Joseph P., Graphics processor with pipeline state storage and retrieval.
  57. Thayer Larry J. (Ft. Collins CO) Coleman Mark D. (Ft. Collins CO), Graphics system with programmable tile size and multiplexed pixel data and partial pixel addresses based on tile size.
  58. Lentz Derek (Los Gatos CA), Hardware architecture for image generation and manipulation.
  59. Huang,Hsilin, Head/data request in 3D graphics.
  60. Arimilli Ravi Kumar ; Dodson John Steven ; Lewis Jerry Don, High performance cache directory addressing scheme for variable cache sizes utilizing associativity.
  61. Van Hook Timothy J. ; Cheng Howard H. ; DeLaurier Anthony P. ; Gossett Carroll P. ; Moore Robert J. ; Shepard Stephen J. ; Anderson Harold S. ; Princen John ; Doughty Jeffrey C. ; Pooley Nathan F. ; , High performance low cost video game system with coprocessor providing high speed efficient 3D graphics and digital audio signal processing.
  62. Pfeiffer David M. (Plano TX) Stoner David T. (McKinney TX) Norsworthy John P. (Carrollton TX) Dipert Dwight D. (Richardson TX) Thompson Jay A. (Plano TX) Fontaine James A. (Plano TX) Corry Michael K., High speed image processing system using separate data processor and address generator.
  63. Eilert, Sean S.; Rozman, Rodney R., High speed interface for non-volatile memory.
  64. Zurawski John H. (Stow MA) Beach Walter A. (Bedford MA), High speed transfer of instructions from a master to a slave processor.
  65. Mitchell A. Bauman, High-performance modular memory system with crossbar connections.
  66. Six, Laurent; Laine, Armelle; Mazzocco, Daniel; Ollivier, Gerald, Host access to shared memory with a high priority mode.
  67. Inoue Shuji,JPX, Image memory storage system and method for a block oriented image processing system.
  68. Yamazaki,Iwao, Information processing apparatus and software pre-fetch control method.
  69. Van Hook Timothy J. ; Moreton Henry P. ; Fuccio Michael L. ; Pryor ; Jr. Robert W. ; Tuffli ; III Charles F., Instruction methods for performing data formatting while moving data between memory and a vector register file.
  70. Huang, Hsilin; Paltashev, Timour; Brothers, John, Interruptible GPU and method for context saving and restoring.
  71. Wong Jimmy (Portland OR), Memory arbitration method and apparatus for multiple-cycle memory coprocessors employing a data cache unit and stack RAM.
  72. Dye Thomas A., Memory controller including embedded data compression and decompression engines.
  73. Hayek George ; Case Colyn, Memory handling system that backfills dual-port buffer from overflow buffer when dual-port buffer is no longer full.
  74. Biswas Sukalpa ; Bhattacharya Dipankar ; Williams Mark, Method and apparatus for arbitrating requests at two or more levels of priority using a single request line.
  75. Singh Gurbir ; Wang Wen-Hann ; Rhodehamel Michael W. ; Bauer John M. ; Sarangdhar Nitin V., Method and apparatus for cache memory replacement line identification.
  76. Carmichael Richard D. ; Ward Joel M. ; Winchell Michael A., Method and apparatus for controlling (N+I) I/O channels with (N) data managers in a homogenous software programmable en.
  77. Carmichael Richard D. ; Ward Joel M. ; Winchell Michael A., Method and apparatus for controlling I/O channels responsive to an availability of a plurality of I/O devices to transf.
  78. Trivedi,Sushma Shrikant; Bratt,Joseph P.; Benkual,Jack; Arnold,Vaughn Todd; Iwamoto,Derek Fujio, Method and apparatus for data processing.
  79. Petro Anthony M. ; Blomgren James S., Method and apparatus for dynamic partitionable saturating adder/subtractor.
  80. Hall Michael L. (Marysville WA) Engel Glenn R. (Lake Stevens WA), Method and apparatus for dynamically linking subprogram to main program using tabled procedure name comparison.
  81. Hussain Zahid S., Method and apparatus for efficiently switching state in a graphics pipeline.
  82. Rogers Philip J., Method and apparatus for formatting a texture in a frame buffer.
  83. Zatz, Harold Robert Feldman; Tannenbaum, David C., Method and apparatus for generation of programmable shader configuration information from state-based control information and program instructions.
  84. Wilde Daniel P., Method and apparatus for internally caching the minimum and maximum XY pixel address values in a graphics subsystem.
  85. Allen, Roger L.; Feldman Zatz, Harold Robert, Method and apparatus for loop and branch instructions in a programmable graphics pipeline.
  86. Azevedo,Michael Joseph; Walls,Andrew Dale, Method and apparatus for optimizing cache hit ratio in non L1 caches.
  87. Mills Karl Scott ; Holmes Jeffrey Michael ; Bonnelycke Mark Emil ; Owen Richard Charles Andrew, Method and apparatus for optimizing pixel data write operations to a tile based frame buffer.
  88. Floyd, Michael Stephen; Kahle, James Allan; Le, Hung Qui; Moore, John Anthony; Reick, Kevin Franklin; Silha, Edward John, Method and apparatus for patching problematic instructions in a microprocessor using software interrupts.
  89. Atallah Deif ; Kahn Mitchell, Method and apparatus for quickly modifying cache state.
  90. John A. Wickeraad ; Stephen B. Lyle ; Brendan A. Voge, Method and apparatus for replacing cache lines in a cache memory.
  91. Mantor, Michael; Mang, Michael Andrew, Method and apparatus for shared microcode in a multi-thread computation engine.
  92. Ault, David Nolan; Brown, Patrick Richard; Nadon, Mark Anthony; Tiernan, William Bryan, Method and apparatus for storing and accessing texture maps.
  93. Johns, Charles Ray; Kuo, Wei, Method and apparatus in a data processing system for an asynchronous context switching mechanism.
  94. Gossett Carroll Philip, Method and system for efficient context switching in a computer graphics system.
  95. Thomas, Jeff, Method and system for efficiently implementing two sided vertex lighting in hardware.
  96. Wyatt, David A., Method and system for optimally sharing memory between a host processor and graphics processor.
  97. Rouet, Christian; Bastos, Rui; Yue, Lordson, Method and system for patching instructions in a shader for a 3-D graphics pipeline.
  98. Zu, Peter Z., Method and system for pre-loading and executing computer instructions within the cache memory.
  99. Johl, Manraj Singh; Steinmetz, Joseph Harold; Wakeley, Matthew Paul, Method and system increasing performance substituting finite state machine control with hardware-implemented data structure manipulation.
  100. Naegle, Nathaniel David; Sweeney, Jr., William E.; Morse, Wayne A., Method for context switching a graphics accelerator comprising multiple rendering pipelines.
  101. Emberling,Brian D., Method for improving texture cache access by removing redundant requests.
  102. Eichenberger,Alexandre E.; O'Brien,John Kevin Patrick; O'Brien,Kathryn M., Method to efficiently prefetch and batch compiler-assisted software cache accesses.
  103. Reader Cliff ; Son Jae Cheol ; Qureshi Amjad ; Nguyen Le ; Frederiksen Mark ; Lu Tim, Methods and apparatus for processing video data.
  104. Kevin J. McGrath ; James K. Pickett, Microcode patch device and method for patching microcode using match registers and patch routines.
  105. Goddard Michael D. ; Christie David S., Microcode patching apparatus and method.
  106. Shiell Jonathan H. ; Bosshart Patrick W., Microprocessor with circuits, systems, and methods for operating with patch micro-operation codes and patch microinstruction codes stored in multi-purpose memory structure.
  107. Reed Tidwell ; Gary Pimentel, Multi-level cache controller.
  108. Dummermuth Ernst, Multi-tasking operation system for industrial controller.
  109. Hagersten Erik E., Multiprocessing system using an access to a second memory space to initiate software controlled data prefetch into a fi.
  110. Nemawarkar, Shashank, Multithreaded processor efficiency by pre-fetching instructions for a scheduled thread.
  111. Kalkunte Mohan, Network interface having adaptive transmit start point for each packet to avoid transmit underflow.
  112. Martell Robert W., Non-clocked early read for back-to-back scheduling of instructions.
  113. Larson Michael K., Non-sequential fetch and store of XY pixel data in a graphics processor.
  114. Chung-Yen Lu TW; Ming-Hao Liao TW, Non-stalling pipeline tag controller.
  115. Bakalash, Reuven; Leviathan, Yaniv, PC-level computing system with a multi-mode parallel graphics rendering subsystem employing an automatic mode controller, responsive to performance data collected during the run-time of graphics applications.
  116. Gooding David N. (Endicott NY) Shimp Everett M. (Endwell NY), Parallel digital arithmetic device having a variable number of independent arithmetic zones of variable width and locati.
  117. Ohki Mitsuharu (Tokyo JPX) Yamazaki Takao (Kanagawa JPX) Kurokawa Masuyoshi (Kanagawa JPX) Hashiguchi Akihiko (Kanagawa JPX), Parallel processor apparatus having means for processing signals of different lengths.
  118. Ang Michael ; Jacobs Eino, Planar cache layout and instruction stream therefor.
  119. Kang,Inyup; Ethirajan,Karthikeyan, Power collapse for a wireless terminal.
  120. Kim,Hyeong Seog, Power management method and apparatus of wireless local area network module in computer system.
  121. David L Hill ; Derek T. Bachand, Prioritized bus request scheduling mechanism for processing devices.
  122. Hill,David L.; Bachand,Derek T., Prioritized bus request scheduling mechanism for processing devices.
  123. Cota-Robles, Erik, Priority based simultaneous multi-threading.
  124. Chiarulli Donald M. (4724 Newcomb Dr. Baton Rouge LA 70808) Rudd W. G. (Dept. of Computer Science Oregon State University Corvallis OR 97331) Buell Duncan A. (1212 Chippenham Dr. Baton Rouge LA 70808, Processor utilizing reconfigurable process segments to accomodate data word length.
  125. Ohtani Akihiko (Moriguchi JPX) Araki Toshiyuki (Takatsuki JPX) Aono Kunitoshi (Hirakata JPX) Akiyama Toshihide (Takatsuki JPX), Program controlled processor wherein vector distributor and vector coupler operate independently of sequencer.
  126. Vartti,Kelvin S.; Weber,Ross M.; Bauman,Mitchell A., Programmable system and method for accessing a shared memory.
  127. Waldie, Arthur Howard; James, Robert Ward, Programmable throttle circuit for each control device of a processing system.
  128. Davis Gordon T. (Boca Raton FL) Ho Lung Michael G. (Boca Raton FL) Mandalia Baiju D. (Boca Raton FL) Millas Roland J. (Coral Gables FL) Ortega Oscar E. (Miami FL) Picon Rafael J. (Boca Raton FL) Quee, Real-time digital signal processing relative to multiple digital communication channels.
  129. Tang,John; Xue,Jean; Henson,Karl M., Receiving data from interleaved multiple concurrent transactions in a FIFO memory having programmable buffer zones.
  130. Baldwin David Robert,GBX, Rendering architecture with selectable processing of multi-pixel spans.
  131. Makineni Sivakumar ; Kimn Sunnhyuk ; Doshi Gautam B. ; Golliver Roger A., Scalar hardware for performing SIMD operations.
  132. Beard Douglas R. (Eleva WI) Phelps Andrew E. (Eau Claire WI) Woodmansee Michael A. (Eau Claire WI) Blewett Richard G. (Altoona WI) Lohman Jeffrey A. (Eau Claire WI) Silbey Alexander A. (Eau Claire WI, Scalar/vector processor.
  133. Stokes ; Richard Arthur ; Kuck ; David Jerome ; Jensen ; Carl Anton, Scientific processor.
  134. Bastos,Rui M.; Donovan,Walter E., Shader pixel storage in a graphics memory.
  135. Shiell Jonathan H. ; Chen Ian, Single chip microprocessor circuits, systems, and methods for self-loading patch micro-operation codes and patch microi.
  136. Meyers Steven D. (Hurley NY) Ngo Hung C. (Kingston NY) Schwartz Paul R. (Kingston NY), Single register arbiter circuit.
  137. Cohen Earl T. ; Pattin Jay C., Slave cache having sub-line valid bits updated by a master cache.
  138. Moll,Laurent R.; Cheng,Yu Qing; Glaskowsky,Peter N.; Song,Seungyoon Peter, Small and power-efficient cache that can provide data for background DNA devices while the processor is in a low-power state.
  139. Hahn Woo Jong,KRX ; Park Kyong,KRX ; Yoon Suk Han,KRX, Structure of processor having a plurality of main processors and sub processors, and a method for sharing the sub processors.
  140. Witt David B. ; Hattangadi Rajiv M., Superscalar microprocessor employing a data cache capable of performing store accesses in a single clock cycle.
  141. Fu, Chih-Hong; Ling, I-Chung; Hsu, Huai-Shih, Synchronized two-level graphics processing cache.
  142. Bauman, Mitchell A.; Bloom, Douglas H., System and method for accelerating ownership within a directory-based memory system.
  143. Brown, John M.; Dyer, Don W.; Mehrotra, Gautam; Lang, Carol L., System and method for assessing performance optimizations in a graphics system.
  144. Senter Cheryl D. ; Wang Johannes, System and method for handling load and/or store operators in a superscalar microprocessor.
  145. Parenteau, Alexandre S.; Lau, Cynthia W., System and method for implementing graphics processing unit shader programs using snippets.
  146. Andrews, Jeffrey A.; Baker, Nicholas R.; Goossen, J. Andrew; Abrash, Michael, System and method for parallel execution of data generation tasks.
  147. Lavelle, Michael G.; Kubalska, Ewa M.; Tang, Yan Yan, System and method for prefetching data from a frame buffer.
  148. Nally Robert Marshall ; Schafer John Charles, System and method for processing multiple received signal sources.
  149. Stager Gary B. (Plano TX), System for accessing distributed memory by breaking each accepted access request into series of instructions by using se.
  150. DeAguiar John R. (Sebastopol CA) Larkin Ross M. (Rollings Hills CA), System for managing tiled images using multiple resolutions.
  151. Blumer Marc ; Ando Wayne, System for transferring input/output data independently through an input/output bus interface in response to programmab.
  152. Haas Jurgen,DEX ; Narayanaswami Chandra ; Schneider Bengt-Olaf, Systems and methods for caching depth information of three-dimensional images.
  153. Schenk,Eric; Lalonde,Paul, Systems and methods for implementing shader-driven compilation of rendering assets.
  154. Boland, Michele B.; Boyd, Charles N.; Kancherla, Anantha R., Systems and methods for providing intermediate targets in a graphics system.
  155. Sutton Neil,CAX, Tamper-resistant surface mounted raceway cover.
  156. Kim Thomas Dongsuk ; Hawthorne Seth Gordon ; Kosinski Joseph Stanley, Tool and method for diagnosing and correcting errors in a computer program.
  157. Morelli, Daniel J.; Trompower, Michael L., Transceiver control with sleep mode operation.
  158. Guttag Karl M. (Sugar Land TX) Read Christopher J. (Houston TX) Poland Sydney W. (Katy TX) Gove Robert J. (Plano TX) Golston Jeremiah E. (Sugar Land TX), Transfer processor with transparency.
  159. Aronson, David F.; Patel, Amar; Kancheria, Anantha R.; Gosalia, Anuj B.; Peeper, Craig; Baker, Daniel K.; Tarassov, Iouri; McQuade, Loren, Usage semantics.
  160. Terada Koichi,JPX ; Kojima Keiji,JPX ; Fujikawa Yoshifumi,JPX ; Nojiri Tohru,JPX ; Nishioka Kiyokazu,JPX, VLIW system with predicated instruction execution for individual instruction fields.
  161. Gregory J. Faanes ; Eric P. Lundberg, Vector and scalar data cache for a vector multiprocessor.
  162. William N. Joy ; Marc Tremblay ; Gary Lauterbach ; Joseph I. Chamdani, Vertically and horizontally threaded processor with multidimensional storage for storing thread data.
  163. Bianchini, Jr.,Ronald P., Very wide memory TDM switching system.
  164. Valmiki, Ramanujan K.; Bhatia, Sandeep, Video and graphics system with a video transport processor.
  165. Alexander,Gregory W.; Levitan,David S.; Sinharoy,Balaram; Starke,William J., Zero cycle penalty in selecting instructions in prefetch buffer in the event of a miss in the instruction cache.
섹션별 컨텐츠 바로가기

AI-Helper ※ AI-Helper는 오픈소스 모델을 사용합니다.

AI-Helper 아이콘
AI-Helper
안녕하세요, AI-Helper입니다. 좌측 "선택된 텍스트"에서 텍스트를 선택하여 요약, 번역, 용어설명을 실행하세요.
※ AI-Helper는 부적절한 답변을 할 수 있습니다.

선택된 텍스트

맨위로