$\require{mediawiki-texvc}$

연합인증

연합인증 가입 기관의 연구자들은 소속기관의 인증정보(ID와 암호)를 이용해 다른 대학, 연구기관, 서비스 공급자의 다양한 온라인 자원과 연구 데이터를 이용할 수 있습니다.

이는 여행자가 자국에서 발행 받은 여권으로 세계 각국을 자유롭게 여행할 수 있는 것과 같습니다.

연합인증으로 이용이 가능한 서비스는 NTIS, DataON, Edison, Kafe, Webinar 등이 있습니다.

한번의 인증절차만으로 연합인증 가입 서비스에 추가 로그인 없이 이용이 가능합니다.

다만, 연합인증을 위해서는 최초 1회만 인증 절차가 필요합니다. (회원이 아닐 경우 회원 가입이 필요합니다.)

연합인증 절차는 다음과 같습니다.

최초이용시에는
ScienceON에 로그인 → 연합인증 서비스 접속 → 로그인 (본인 확인 또는 회원가입) → 서비스 이용

그 이후에는
ScienceON 로그인 → 연합인증 서비스 접속 → 서비스 이용

연합인증을 활용하시면 KISTI가 제공하는 다양한 서비스를 편리하게 이용하실 수 있습니다.

Hybrid electronic design system and reconfigurable connection matrix thereof 원문보기

IPC분류정보
국가/구분 United States(US) Patent 등록
국제특허분류(IPC7판)
  • G06F-017/50
  • G06F-007/60
출원번호 US-0973956 (2010-12-21)
등록번호 US-8744832 (2014-06-03)
우선권정보 TW-99137570 A (2010-11-02)
발명자 / 주소
  • Su, Peisheng Alan
출원인 / 주소
  • Global Unichip Corporation
대리인 / 주소
    Bacon & Thomas, PLLC
인용정보 피인용 횟수 : 0  인용 특허 : 42

초록

A hybrid electronic design system and a reconfigurable connection matrix thereof are disclosed. The electronic design system includes a virtual unit, a hybrid unit and a communication channel. The virtual unit further includes a plurality of proxy units, a plurality of virtual components and a drive

대표청구항

1. A hybrid electronic design system, comprising: a virtual unit, including a plurality of proxies, a plurality of virtual components and a driver, wherein the virtual components is connected to the driver via the plurality of proxies; anda hybrid unit, including an emulating unit, a physical unit a

이 특허에 인용된 특허 (42)

  1. Evans Ed ; Jurasek Dave, Apparatus and method for verifying a multi-component electronic design.
  2. Miri,Ali, Apparatus and technique for device emulation.
  3. Rhim Hotaek ; Hayden Russell David ; Rea William Chester, Cross-linked development and deployment apparatus and method.
  4. Amano, Katsushige; Tanikawa, Tadao, Device emulation support apparatus, device emulation support method, device emulation support circuit and information processor.
  5. Mattes,Heinz; Sattler,Sebastian, Electronic test circuit for an integrated circuit and methods for testing the driver strength and for testing the input sensitivity of a receiver of the integrated circuit.
  6. Wang, Ming Yang; Shei, Swey-Yan; Carrell, William C., Emulation circuit with a hold time algorithm, logic analyzer and shadow memory.
  7. Ming Yang Wang ; Swey-Yan Shei ; William C. Carrell, Emulation circuit with a hold time algorithm, logic and analyzer and shadow memory.
  8. Frank J. Gorishek, IV ; Charles R. Boswell, Jr., Emulation coprocessor.
  9. Reblewski, Frederic; Barbier, Jean; Lepape, Olivier, Emulation system scaling.
  10. Tseng, Ping-Sheng, Emulation system with multiple asynchronous clocks.
  11. Salmonsen,Daniel R., Emulator-enabled network connectivity to a device.
  12. Barbier Jean,FRX ; LePape Olivier,FRX ; Reblewski Frederic,FRX, Field programmable gate array with integrated debugging facilities.
  13. Barbier Jean,FRX ; LePape Olivier,FRX ; Reblewski Frederic,FRX, Field programmable gate array with integrated debugging facilities.
  14. Norman, Kevin A.; Patel, Rakesh H.; Sample, Stephen P.; Butts, Michael R., High-performance programmable logic architecture.
  15. Norman, Kevin A.; Patel, Rakesh H.; Sample, Stephen P.; Butts, Michael R., High-performance programmable logic architecture.
  16. Fouriers Tseng TW, Integrated circuit debugging system.
  17. Debling,Anthony, Interface device.
  18. Reblewski, Frederic, Logic design modeling and interconnection.
  19. Lin Sharon Sheau-Pyng ; Tseng Ping-Sheng, Memory simulation system and method.
  20. Rajsuman, Rochit; Yamoto, Hiroaki, Method and apparatus for SoC design validation.
  21. Sample Stephen P. ; Bershteyn Mikhail, Method and apparatus for design verification using emulation and simulation.
  22. Sample Stephen P. ; Bershteyn Mikhail, Method and apparatus for design verification using emulation and simulation.
  23. Quayle, Barton L.; Sample, Stephen P., Method and apparatus for dynamically testing electrical interconnect.
  24. Steffen,David N., Method and system for ASIC simulation.
  25. Garcia,Luis A; Vreeland,Russell E; Novak,Christopher B; Marasigan,Gabriel G; Roussel,Christopher A, Method and system for deterministic control of an emulation.
  26. Garcia,Luis A; Vreeland,Russell E; Novak,Christopher B; Marasigan,Gabriel G; Roussel,Christopher A, Method and system for deterministic control of an emulation.
  27. McCord, Don, Method and system for wafer and device-level testing of an integrated circuit.
  28. Van Huben,Gary A.; Kaminski, Jr.,Edward J.; Huston,Elspeth Anne, Method for the creation of a hybrid cycle simulation model.
  29. Sample Stephen P. ; Butts Michael R., Optimized emulation and prototyping architecture.
  30. Sample, Stephen P.; Butts, Michael R., Optimized emulation and prototyping architecture.
  31. Butts, Michael R.; Wang, Ming Yang; Shei, Swey-Yan; Kfir, Alon, Programmable logic device having integrated probing structures.
  32. Stolowitz, Michael C., Raid controller system and method with ATA emulation host interface.
  33. Barbier, Jean; LePape, Olivier; Reblewski, Frederic, Reconfigurable integrated circuit with integrated debugging facilities and scalable programmable interconnect.
  34. Reblewski Frederic,FRX ; Lepape Olivier,FRX, Reconfigurable integrated circuit with integrated debugging facilities for use in an emulation system.
  35. Jean Barbier FR; Olivier LePape FR; Frederic Reblewski FR, Reconfigurable integrated circuit with integrated debussing facilities and scalable programmable interconnect.
  36. Andrade,Hugo A.; Odom,Brian Keith; Ryan,Arthur, Reconfigurable test system.
  37. Ryan Arthur ; Andrade Hugo, Reconfigurable test system.
  38. Reblewski, Frederic; Lepaps, Olivier; Barbier, Jean, Regionally time multiplexed emulation system.
  39. Reblewski,Frederic; LePape,Olivier; Barbier,Jean, Regionally time multiplexed emulation system.
  40. Tseng Ping-Sheng ; Lin Sharon Sheau-Pyng ; Shen Quincy Kun-Hsu ; Sun Richard Yachyang ; Tsai Mike Mon Yen ; Tsay Ren-Song ; Wang Steven, Simulation/emulation system and method.
  41. Van Huben, Gary A.; Kamindki, Jr., Edward J.; Huston, Elspeth Anne, Software entity for the creation of a hybrid cycle simulation model.
  42. Agarwal Anant ; Babb Jonathan ; Tessier Russell, Virtual interconnections for reconfigurable logic systems.
섹션별 컨텐츠 바로가기

AI-Helper ※ AI-Helper는 오픈소스 모델을 사용합니다.

AI-Helper 아이콘
AI-Helper
안녕하세요, AI-Helper입니다. 좌측 "선택된 텍스트"에서 텍스트를 선택하여 요약, 번역, 용어설명을 실행하세요.
※ AI-Helper는 부적절한 답변을 할 수 있습니다.

선택된 텍스트

맨위로