Hybrid electronic design system and reconfigurable connection matrix thereof
원문보기
IPC분류정보
국가/구분
United States(US) Patent
등록
국제특허분류(IPC7판)
G06F-017/50
G06F-007/60
출원번호
US-0973956
(2010-12-21)
등록번호
US-8744832
(2014-06-03)
우선권정보
TW-99137570 A (2010-11-02)
발명자
/ 주소
Su, Peisheng Alan
출원인 / 주소
Global Unichip Corporation
대리인 / 주소
Bacon & Thomas, PLLC
인용정보
피인용 횟수 :
0인용 특허 :
42
초록▼
A hybrid electronic design system and a reconfigurable connection matrix thereof are disclosed. The electronic design system includes a virtual unit, a hybrid unit and a communication channel. The virtual unit further includes a plurality of proxy units, a plurality of virtual components and a drive
A hybrid electronic design system and a reconfigurable connection matrix thereof are disclosed. The electronic design system includes a virtual unit, a hybrid unit and a communication channel. The virtual unit further includes a plurality of proxy units, a plurality of virtual components and a driver. The virtual components are connected with the driver via the proxy units. The hybrid unit further includes an emulate unit, a physical unit and a chip level transactor. The chip level transactor is connected with the emulate unit and the physical unit. The communication channel is connected with the driver of the virtual unit and the chip level transactor of the hybrid unit.
대표청구항▼
1. A hybrid electronic design system, comprising: a virtual unit, including a plurality of proxies, a plurality of virtual components and a driver, wherein the virtual components is connected to the driver via the plurality of proxies; anda hybrid unit, including an emulating unit, a physical unit a
1. A hybrid electronic design system, comprising: a virtual unit, including a plurality of proxies, a plurality of virtual components and a driver, wherein the virtual components is connected to the driver via the plurality of proxies; anda hybrid unit, including an emulating unit, a physical unit and a chip level transactor, wherein the chip level transactor is connected to the emulating unit and the physical unit;wherein the emulating unit comprises a first connection matrix and a plurality of emulating components, and the emulating components connect to the first connection matrix; andwherein the hybrid unit comprises a plurality of second component transactors, the first connection matrix being connected to the chip level transactor via the plurality of second component transactors; anda communication channel for connecting the driver of the virtual unit with the chip level transactor of the hybrid unit. 2. The hybrid electronic design system according to claim 1, wherein the hybrid unit comprises a first component transactor and a bus, the bus being connected to the chip level transactor via the first component transactor. 3. The hybrid electronic design system according to claim 1, wherein the hybrid unit comprises a second component transactor with a component, the component being connected to the chip level transactor via the second component transactor. 4. The hybrid electronic design system according to claim 3, wherein the component is selected from the group of consisting of a physical unit and an emulating unit. 5. The hybrid electronic design system according to claim 1, wherein the hybrid unit further comprises a reconfigurable connection matrix, including: a configuration controller;a chip level transactor;a plurality of first component transactors; anda plurality of buses, wherein the chip level transactor connecting to the configuration controller, the plurality of first component transactors and the plurality second component transactors, and the plurality of first component transactors connect the buses. 6. The hybrid electronic design system according to claim 1, wherein the hybrid unit further comprises: a plurality of first component transactors; anda plurality of buses, wherein the first connection matrix being connected to the plurality of first component transactors via the plurality of buses, and the first plurality of component transactors being connected to the chip level transactor. 7. The hybrid electronic design system according to claim 1, wherein the hybrid unit further comprises a configuration controller, which connects to the chip level transactor and the first connection matrix. 8. A hybrid electronic design system, comprising: a virtual unit, including a plurality of proxies, a plurality of virtual components and a driver, the virtual components being connected to the driver via the plurality of proxies;a hybrid unit, including an emulating unit, a physical unit and a chip level transactor, wherein the chip level transactor is connected to the emulating unit and the physical unit;wherein the physical unit comprises a connection matrix and a plurality of physical components, and the plurality of physical components connecting to the connection matrix; andwherein the hybrid unit comprises a plurality of second component transactors, and the second connection matrix is connected to the chip level transactor via the plurality of second component transactors; anda communication channel for connecting the driver of the virtual unit with the chip level transactor of the hybrid unit. 9. The hybrid electronic design system according to claim 8, wherein the hybrid unit further comprises: a plurality of first component transactors; anda plurality of buses, wherein the connection matrix being connected to the plurality of first component transactors via the plurality of buses, and the first component transactors being connected to the chip level transactor.
연구과제 타임라인
LOADING...
LOADING...
LOADING...
LOADING...
LOADING...
이 특허에 인용된 특허 (42)
Evans Ed ; Jurasek Dave, Apparatus and method for verifying a multi-component electronic design.
Amano, Katsushige; Tanikawa, Tadao, Device emulation support apparatus, device emulation support method, device emulation support circuit and information processor.
Mattes,Heinz; Sattler,Sebastian, Electronic test circuit for an integrated circuit and methods for testing the driver strength and for testing the input sensitivity of a receiver of the integrated circuit.
Garcia,Luis A; Vreeland,Russell E; Novak,Christopher B; Marasigan,Gabriel G; Roussel,Christopher A, Method and system for deterministic control of an emulation.
Garcia,Luis A; Vreeland,Russell E; Novak,Christopher B; Marasigan,Gabriel G; Roussel,Christopher A, Method and system for deterministic control of an emulation.
Tseng Ping-Sheng ; Lin Sharon Sheau-Pyng ; Shen Quincy Kun-Hsu ; Sun Richard Yachyang ; Tsai Mike Mon Yen ; Tsay Ren-Song ; Wang Steven, Simulation/emulation system and method.
※ AI-Helper는 부적절한 답변을 할 수 있습니다.