IPC분류정보
국가/구분 |
United States(US) Patent
등록
|
국제특허분류(IPC7판) |
|
출원번호 |
US-0937959
(2009-04-02)
|
등록번호 |
US-8753957
(2014-06-17)
|
우선권정보 |
GB-0806850.4 (2008-04-15) |
국제출원번호 |
PCT/NO2009/000130
(2009-04-02)
|
§371/§102 date |
20101228
(20101228)
|
국제공개번호 |
WO2009/128721
(2009-10-22)
|
발명자
/ 주소 |
- Nese, Martin
- Sauar, Erik
- Bentzen, Andreas
- Basore, Paul Alan
|
출원인 / 주소 |
|
대리인 / 주소 |
Birch, Stewart, Kolasch & Birch, LLP
|
인용정보 |
피인용 횟수 :
0 인용 특허 :
7 |
초록
▼
This invention relates to a method for producing solar cells, and photovoltaic panels thereof. The method for producing solar panels comprises employing a number of semiconductor wafers and/or semiconductor sheets of films prefabricated to prepare them for back side metallization, which are placed a
This invention relates to a method for producing solar cells, and photovoltaic panels thereof. The method for producing solar panels comprises employing a number of semiconductor wafers and/or semiconductor sheets of films prefabricated to prepare them for back side metallization, which are placed and attached adjacent to each other and with their front side facing downwards onto the back side of the front glass, before subsequent processing that includes depositing at least one metal layer covering the entire front glass including the back side of the attached wafers/sheets of films. The metallic layer is then patterned/divided into electrically isolated contacts for each solar cell and into interconnections between adjacent solar cells.
대표청구항
▼
1. Method for producing solar panels/modules comprising: employing a number of semiconductor wafers which are pre-processed to a point where at least their front surface is made ready to be mounted onto a front glass of the solar panel/module,placing and attaching the intended number of the pre-proc
1. Method for producing solar panels/modules comprising: employing a number of semiconductor wafers which are pre-processed to a point where at least their front surface is made ready to be mounted onto a front glass of the solar panel/module,placing and attaching the intended number of the pre-processed wafers adjacent to each other and with their front side facing downwards onto the back side of the front glass, andforming electric contacts, including both cell metallization and module interconnects by: depositing at least one metal layer covering the back side of the front glass including the back side of the pre-processed wafers, andpatterning/dividing the deposited metal layer(s) into at least one individual region forming the electrical contacts for each solar cell and the module interconnections between adjacent solar cells. 2. Method according to claim 1, further comprising: pre-processing the front surface of the wafers with one or more of the following process steps: surface texturing/damage etching, in-diffusion of doping elements, deposition of surface passivation films, and deposition of anti-reflective coating, andpre-processing the back surface of the wafers with one or more of the following process steps: deposition and diffusion of doping elements, deposition and patterned etching of hetero junction contact layers, deposition of back-side reflective coating, deposition of back-side surface passivation layers, localised etching of passivation layers for forming contact openings to the doped regions of the underlying wafer/sheets of film, texturing, and smoothing/planarizing of wafer edges. 3. Method according to claim 1, wherein the formation of the electric contacts, including both cell metallization and module interconnect formation, includes depositing a stacked system of metal layers which is patterned/divided into at least one individual region forming the electrical contacts for each solar cell and the module interconnections between adjacent solar cells. 4. Method according to claim 1, wherein the wafers are attached to the transparent substrate by using a glue with thickness in the range 1 to 50 μm, andthe glue is deposited by one of the following techniques: spin coating, spray coating, roller coating, hot-melt dispensing, or ink-jet printing. 5. Method according to claim 4, further comprising: smoothing/planarizing the spacing between wafer edges by accumulating enough glue in the spacing between subsequent wafers by pressing the wafers against the glue and transparent substrate in such a way that glue is squeezed into the spacing between subsequent wafers, wherethe applied pressure on the wafers is adjusted so that glue will fill up the vertical surface step between the wafer and the transparent substrate by more than 50%, andthe contact angle between the glue and wafer edge surfaces is less than 70 degrees. 6. Method according to claim 5, wherein the applied pressure on the wafers is adjusted so that glue will fill up the vertical surface step between the wafer and the transparent substrate by more than 70%, andthe contact angle between the glue and wafer edge surfaces is in the range from 30 to 50 degrees. 7. Method according to claim 4, wherein the thickness of the glue is in the range from 10 to 20 μm. 8. Method according to claim 1, further comprising smoothing/planarizing of the wafer edges by one of the following process steps: i) removing a part of the back side edges of the wafers, for instance by laser ablation,ii) depositing a suitable material along the edges and/or in the space between the wafers to form a smooth, continuous surface in between adjacent wafers, for instance by use of ink-jet printing or mounting of prefabricated elements, oriii) by coating both the rear surface of the cells and the gaps in between the cells with a polymer material, preferably with a polymer material having a high optical reflectance, having a smoothing effect to surface steps, and deposited for instance by using spin coating, spray coating, roller coating or ink-jet deposition. 9. Method according to claim 8, wherein when step i) is being used, the removal of the back side edges of the wafers results in an angle between the wafer side walls and the transparent substrate of less than 70 degrees. 10. Method according to claim 9, wherein the angle between the wafer side walls and the transparent substrate is in the range from 30 to 60 degrees. 11. Method according to claim 8, wherein when step ii) is being employed, the deposited material between adjacent wafers or cells is deposited by use of ink-jet printing or a nozzle, andthe deposited material has wetting properties towards the silicon back-surface or side-walls of the wafers and is deposited in an amount resulting in a contact angle of less than 70 degrees. 12. Method according to claim 11, wherein the contact angle is in the range from 30 to 50 degrees. 13. Method according to claim 1, wherein the metal layer or stack of metal layers is deposited to a total thickness in the range 0.1-20 μm, by evaporation or sputter deposition, orelectro plating or electroless plating. 14. Method according to claim 13, wherein the metal layer is patterned by either i) depositing a masking material on the deposited metal, followed by laser ablation of the masking material, followed by use of an etching liquid to remove the exposed metal, and then followed by use of a suitable liquid to remove the masking material,ii) depositing a masking material directly with the desired pattern using an ink-jet process followed by chemical etching of unmasked areas, oriii) directly to the desired pattern by use of laser scribing. 15. Method according to claim 14, wherein when step i) or ii) is being used, the mask is a polymer material deposited by spin, spray or roller coating, or silicon oxide deposited by chemical vapour deposition or evaporation. 16. Method according to claim 15, wherein that the metal layer is subsequently etched in a wet chemical etching process that is strongly selective to the metal to minimize damage to other portions of the structure by use of a combination of alkaline solutions or acidic solutions. 17. Method according to claim 15, wherein the polymer film or layer is deposited prior to the deposition of the metal layer(s), and in that the metal layer(s) is patterned by a lift-off process comprising depositing a polymer film by spray/spin/roller coating or by a attaching a pre-fabricated film,patterning the polymer film by laser ablation,depositing the metal layer by sputter deposition or evaporation, andremoving the metal to form the desired pattern by lifting off the polymer film, either by dissolving the polymer material in a chemical solvent or by physically ripping or peeling off the film. 18. Method according to claim 13, wherein the metal layer(s) is annealed to obtain a stable and low-resistance contact between the metal layer(s) and semiconductor. 19. Method according to claim 1, wherein the wafers are of multicrystalline or monocrystalline silicon. 20. Method according to claim 19, wherein each wafer is divided into a number of narrow regions by forming trenches reaching into the wafers from about 70 to 100% of their thickness, andthe trenches are formed by use of laser cutting or ablation, chemical etching, plasma etching, or reactive ion etching. 21. Method according to claim 20, wherein the width of the narrow regions are in the range from 5 to 50 mm, andthe thickness of the deposited metal system forming the electric contacts is in the range from 0.1 to 2 μm. 22. Method according to claim 19, wherein the wafers are made from a donor substrate, either by: forming a porous layer on the donor substrate, epitaxially growing a silicon layer with thickness in the range of 20-150 μm, and then separate the wafer by use of mechanical shear stress, ultrasound, or laser heating, orimplanting hydrogen ions by use of proton rays a distance in the range of 20-150 μinto the donor wafer, and then separate the wafer by use of mechanical shear stress, ultrasound, or laser heating. 23. Method according to claim 22, further comprising: pre-processing the front surface of the wafers with one or more of the following process steps: surface texturing/damage etching, in-diffusion of doping elements, deposition of surface passivation films, and deposition of anti-reflective coating, andpre-processing the back surface of the wafers with one or more of the following process steps: deposition and diffusion of doping elements, deposition and patterned etching of hetero-junction contact layers, deposition of back-side reflective coating, deposition of back-side surface passivation layers, localised etching of passivation layers for forming contact openings to the doped regions of the underlying wafer/sheets of film, texturing, and smoothing/planarizing of wafer edges on the wafers when they are attached to the donor substrate, i.e. before they are separated from the donor substrate.
※ AI-Helper는 부적절한 답변을 할 수 있습니다.