$\require{mediawiki-texvc}$

연합인증

연합인증 가입 기관의 연구자들은 소속기관의 인증정보(ID와 암호)를 이용해 다른 대학, 연구기관, 서비스 공급자의 다양한 온라인 자원과 연구 데이터를 이용할 수 있습니다.

이는 여행자가 자국에서 발행 받은 여권으로 세계 각국을 자유롭게 여행할 수 있는 것과 같습니다.

연합인증으로 이용이 가능한 서비스는 NTIS, DataON, Edison, Kafe, Webinar 등이 있습니다.

한번의 인증절차만으로 연합인증 가입 서비스에 추가 로그인 없이 이용이 가능합니다.

다만, 연합인증을 위해서는 최초 1회만 인증 절차가 필요합니다. (회원이 아닐 경우 회원 가입이 필요합니다.)

연합인증 절차는 다음과 같습니다.

최초이용시에는
ScienceON에 로그인 → 연합인증 서비스 접속 → 로그인 (본인 확인 또는 회원가입) → 서비스 이용

그 이후에는
ScienceON 로그인 → 연합인증 서비스 접속 → 서비스 이용

연합인증을 활용하시면 KISTI가 제공하는 다양한 서비스를 편리하게 이용하실 수 있습니다.

Unified virtual addressed register file 원문보기

IPC분류정보
국가/구분 United States(US) Patent 등록
국제특허분류(IPC7판)
  • G09G-005/36
출원번호 US-0472701 (2006-06-21)
등록번호 US-8766996 (2014-07-01)
발명자 / 주소
  • Du, Yun
  • Jiao, Guofang
  • Yu, Chun
  • Hsu, De Dzwo
출원인 / 주소
  • QUALCOMM Incorporated
대리인 / 주소
    Gambale, Jr., James R.
인용정보 피인용 횟수 : 2  인용 특허 : 98

초록

A multi-threaded processor is provided, such as a shader processor, having an internal unified memory space that is shared by a plurality of threads and is dynamically assigned to threads as needed. A mapping table that maps virtual registers to available internal addresses in the unified memory spa

대표청구항

1. A multi-threaded processor comprising: a thread scheduler configured to receive multiple threads, each of the threads having one or more thread registers, determine a dynamic size of each of the thread registers of each of the multiple threads, create, in a unified register file, a virtual regist

이 특허에 인용된 특허 (98)

  1. Deolaliker Vikas S., Accumulation buffer method and apparatus for graphical image processing.
  2. Nale William H., Address translator for a shared memory computing system.
  3. Samaniego, Christopher; Offner, Nelson H. Rocky; Thewlis, Adrian D.; Boyd, David R.; Salmon, David C.; Devan, Joshua N., Automated media delivery system.
  4. Samaniego, Christopher; Offner, Nelson H. “Rocky”; Thewlis, Adrian D.; Boyd, David R., Automated processing and delivery of media to web servers.
  5. Seeger, Mauritius; Dance, Christopher R., Background surface thresholding.
  6. Border, John N.; Enge, Amy D.; Morales, Efrain O.; Pillman, Bruce H.; Jacoby, Keith A.; Adams, Jr., James E.; Palum, Russell J.; Gallagher, Andrew C., Camera using multiple lenses and image sensors in a rangefinder configuration to provide a range map.
  7. Van Hook Timothy J. ; Kohn Leslie D. ; Yung Robert, Central processing unit with integrated graphics functions.
  8. Lai Michael Man Lok, Closed-loop reading of index registers using wide read and narrow write for multi-threaded system.
  9. Alcorn, Byron A; Ashburn, Jon L, Compositing separately-generated three-dimensional images.
  10. Das, Arnab; Talluri, Rajendra K., Content-based video compression.
  11. Ebihara, Hitoshi, Data communication system and method, computer program, and recording medium.
  12. Jun Satoh JP; Kazushige Yamagishi JP; Keisuke Nakashima JP; Koyo Katsura JP; Takashi Miyamoto JP; Mitsuru Watabe JP; Kenichiroh Ohmura JP, Data processing system and image processing system.
  13. Shimomura, Tetsuya; Matsuo, Shigeru; Katsura, Koyo; Inuzuka, Tatsuki; Nakatsuka, Yasuhiro, Data processor having unified memory architecture providing priority memory access.
  14. Everitt,Cass W.; Kilgard,Mark J., Depth bounds testing.
  15. Kaplinsky Cecil H. (Eindhoven NLX), Device for increasing the length of a logic computer address.
  16. Appleby,David; Fraser,Iain; Watson,Scott, Devices, systems, and methods for imaging.
  17. Meitav, Ohad; Seltz, Daniel; Shenberg, Itzhak, Digital camera with reduced image buffer memory and minimal processing for recycling through a service center.
  18. Blomgren James S. (San Jose CA), Dual-architecture super-scalar pipeline.
  19. Wang Vincent W. ; Soong Jih-Hsien ; Shu Hongjun ; Chan Tzoyao, Enhanced texture map data fetching circuit and method.
  20. Hoffberg, Steven M.; Hoffberg-Borghesani, Linda Irene, Ergonomic man-machine interface incorporating adaptive pattern recognition based control system.
  21. Zook, Christopher P., Error detection convolution code and post processor for correcting dominant error events of a trellis sequence detector in a sampled amplitude read channel for disk storage systems.
  22. Ray, Lawrence A.; Nicponski, Henry, Face detecting camera and method.
  23. Deering Michael F. (Los Altos CA), Floating-point processor for a high performance three dimensional graphics accelerator.
  24. Oka, Masaaki; Ohba, Akio; Tanaka, Masayoshi, Game system with graphics processor.
  25. Suzuoki, Masakazu; Ohba, Akio; Oka, Masaaki; Hiroi, Toshiyuki; Yutaka, Teiji; Okada, Toyoshi; Tanaka, Masayoshi, Game system with graphics processor.
  26. Baldwin David Robert,GBX, Graphics rendering system with reconfigurable pipeline sequence.
  27. Baldwin David Robert,GBX, Graphics subsystem with smart direct-memory-access operation.
  28. Miyanari, Hiroshi, Image capture apparatus and control method thereof.
  29. Takata, Tsutomu; Kitamura, Hiroki; Akiba, Yoshiyuki; Nakamura, Shuichi; Yamamoto, Yusuke; Motoyama, Masanao; Akiyama, Takeshi; Tojima, Kenzo; Nagaoka, Takaaki, Image forming apparatus and its control method.
  30. Kitamura, Hiroki; Akiba, Yoshiyuki; Takata, Tsutomu; Nakamura, Shuichi; Yamamoto, Yusuke; Motoyama, Masanao; Akiyama, Takeshi; Tojima, Kenzo; Nagaoka, Takaaki, Image forming system with density conversion based on image characteristics and amount of color shift.
  31. Tsuruoka, Takao; Horiuchi, Kazuhito, Image processing apparatus.
  32. Tsuruoka, Takao; Horiuchi, Kazuhito, Image processing apparatus.
  33. Ejima, Satoshi; Nozaki, Hirotake; Hiraide, Fumio, Image processing apparatus having image selection function, and recording medium having image selection function program.
  34. Shinohara, Mikio; Morioka, Seisuke, Image processing device and image processing method.
  35. Hoffberg, Steven M., Intelligent electronic appliance system and method.
  36. Hoffberg, Hoffberg Mark; Hoffberg-Borghesani, Linda I., Internet appliance system and method.
  37. Hoffberg, Steven; Hoffberg-Borghesani, Linda, Internet appliance system and method.
  38. Petolino ; Jr. Joseph Anthony ; Lynch William Lee ; Lauterbach Gary Raymond ; Narasimhaiah Chitresh Chandra, Latency prediction in a pipelined microarchitecture.
  39. Longhenry Brian E. ; Thome Gary W. ; Thayer John S., MPEG motion compensation using operand routing and performing add and divide in a single instruction.
  40. Hoffberg,Steven; Hoffberg Borghesani,Linda, Media recording device with remote graphic user interface.
  41. Lippincott,Louis A., Memory command handler for use in an image signal processor having a data driven architecture.
  42. Leather, Mark M.; Fouladi, Farhad, Method and apparatus for dynamically reconfiguring the order of hidden surface processing based on rendering mode.
  43. Lindenstruth, Volker; Staley, Florent Maurice René; Kisel, Ivan, Method and apparatus for electronically stabilizing digital images.
  44. Xu,Jiangming; Chen,Wen Chung; Wang,Yuanfeng; Li,Liang; Brothers,John; Prokopenko,Boris, Method and apparatus for generating a shadow effect using shadow volumes.
  45. Allen, Roger L.; Feldman Zatz, Harold Robert, Method and apparatus for loop and branch instructions in a programmable graphics pipeline.
  46. Lindholm,John Erik; Bastos,Rui M.; Zatz,Harold Robert Feldman, Method and apparatus for multithreaded processing of data in a programmable graphics processor.
  47. Mouli, Chandra, Method and apparatus for reducing effects of dark current and defective pixels in an imaging device.
  48. Mouli,Chandra, Method and apparatus for reducing effects of dark current and defective pixels in an imaging device.
  49. Joel S. Emer ; Rebecca L. Stamm ; Bruce E. Edwards ; Matthew H. Reilly ; Craig B. Zilles ; Tryggve Fossum ; Christopher F. Joerg ; James E. Hicks, Jr., Method and apparatus to quiesce a portion of a simultaneous multithreaded central processing unit.
  50. Kranich, Uwe; Christie, David S., Method and mechanism for speculatively executing threads of instructions.
  51. Kahle James A. ; Mallick Soummya ; McDonald Robert G., Method and system for constructing a program including out-of-order threads and processor and method for executing threa.
  52. Strongin Geoffrey S. ; Qureshi Qadeer A., Method and system for origin-sensitive memory control and access in data processing systems.
  53. Torii Sunao,JPX, Multi-processor system for inheriting contents of register from parent thread to child thread.
  54. Lefebvre,Laurent; Gruber,Andrew; Morein,Stephen, Multi-thread graphic processing system.
  55. Bastos,Rui M.; Danskin,John M.; Papakipos,Matthew N., Multiple data buffers for processing graphics data.
  56. Bastos,Rui M.; Papakipos,Matthew N., Multiple data buffers for processing graphics data.
  57. Nordquist,Bryon S., Multithreaded SIMD parallel processor with loading of groups of threads.
  58. Hoffberg, Steven M.; Hoffberg-Borghesani, Linda I., Network media appliance system and method.
  59. Hoffberg, Steven; Hoffberg-Borghesani, Linda, Network media appliance system and method.
  60. Leather, Mark M.; Demers, Eric, Parallel pipeline graphics system.
  61. Suzuki, Yoshinori; Kimura, Junichi, Parallel processing processor and parallel processing method.
  62. Dorojevets,Mikhail; Ogura,Eiji, Parallel vector processing.
  63. Kelleher Brian Michael, Parallel-processor graphics architecture.
  64. Gupta, Sadhana; Kumar, Suvarna Harish; Easwar, Venkat V.; Ghose, Arunabha, Path to trapezoid decomposition of polygons for printing files in a page description language.
  65. Yamanaka, Eiji; Itoh, Masamitsu; Asano, Mitsuyo; Yamaguchi, Shinji, Pattern evaluation method and evaluation apparatus and pattern evaluation program.
  66. Nozaki,Takeo, Pattern inspection method and pattern inspection device.
  67. Larson ; Kenneth Norman ; Scarbrough ; Alfred Dale ; Knueven ; John Be rnard, Programmable controller with modular firmware for communication control.
  68. D'Amora,Bruce David; Fox,Thomas Winters, Programmable graphics processing engine.
  69. Kelly, David W.; Brenden, Jason P.; Peterson, Michael J., Programmable pulse width modulated waveform generator for a spindle motor controller.
  70. Wilson,John Nicholas; Atungsiri,Samuel Asangbeng, Receiver.
  71. Drebin,Robert A.; Van Hook,Timothy J.; Law,Patrick Y.; Leather,Mark M.; Komsthoeft,Matthew, Recirculating shade tree blender for a graphics system.
  72. Jordan Stephen D. ; Pfister Catherine J., Reconfigurable convolver circuit.
  73. Lindholm,John Erik; Nickolls,John R.; Moy,Simon S.; Coon,Brett W., Register based queuing for texture requests.
  74. Zhu, Ming Benjamin, Rendering pipeline.
  75. Tan Teik-Chung, Reorder buffer including a circuit for selecting a designated mask corresponding to an instruction that results in an e.
  76. Prokopenko,Boris; Paltashev,Timour; Gladding,Derek, SIMD processor with scalar arithmetic logic units.
  77. Deering, Michael F.; Lavelle, Michael G., Scalable high performance 3D graphics.
  78. Deering,Michael F.; Lavelle,Michael G., Scalable high performance 3D graphics.
  79. Hubertus Franke ; Mark Edwin Giampapa ; Joefon Jann ; Douglas James Joseph ; Pratap Chandra Pattnaik, Secure partitioning of shared memory based multiprocessor system.
  80. Manabe Toshihiko (Kanagawa-ken JPX), Shared data management scheme using shared data locks for multi-threading.
  81. Levy Henry M. ; Eggers Susan J. ; Lo Jack ; Tullsen Dean M., Shared register storage mechanisms for multithreaded computer systems with out-of-order execution.
  82. Underbrink, Paul A., Signal detector employing a Doppler phase correction system.
  83. Lindholm,John Erik; Siu,Ming Y.; Moy,Simon S.; Liu,Samuel; Nickolls,John R., Simulating multiported memories using lower port count memories.
  84. Dennis A. Fielder GB; James H. Derbyshire CA; Peter B. Gillingham CA; Randy R. Torrance CA; Cormac M. O'Connell CA, Single chip frame buffer and graphics accelerator.
  85. Hudson,Edison T.; McCormick,James; Genise,Ronald; Dahl,Jerome, Smart camera.
  86. Apisdorf, Joel Zvi; Sandbote, Sam Brandon, System and method for instruction-level parallelism in a programmable multiple network processor environment.
  87. Glanville,Robert Steven; Kilgard,Mark J.; Akeley,Kurt B.; Mark,William R., System and method for interfacing graphics program modules.
  88. Bastos, Rui M.; Everitt, Cass W.; Kilgard, Mark J., System and method for using and collecting information from a plurality of depth layers.
  89. Porterfield, A. Kent, System for implementing a graphic address remapping table as a virtual register file in system memory.
  90. Voorhies,Douglas A.; Van Dyke,James M.; Margeson, III,Jim E., System, method and article of manufacture for Z-value and stencil culling prior to rendering in a computer graphics processing pipeline.
  91. Van Dyke, James M.; Voorhies, Douglas A.; Margeson, III, James E.; Montrym, John, System, method and article of manufacture for an interlock module in a computer graphics processing pipeline.
  92. Morein,Stephen L., System, method, and apparatus for early culling.
  93. Mathew, George; Lee, Yuan Xing; Song, Hongwei; Singleton, Jefferson E., Systems and methods for adaptive CBD estimation in a storage device.
  94. Bose, Vanu G.; Tennenhouse, David L.; Gutag, John V.; Ismert, Michael; Welborn, Matthew; Shah, Alok B., Systems and methods for wireless communications.
  95. Symes, Dominic Hugo; Ford, Simon; Rose, Andrew Christopher, Table lookup operation within a data processing system.
  96. Nebeker, Jakob; Moskal, Jeffrey B., Vertex texture cache returning hits out of order.
  97. Ehara Hiroyuki,JPX ; Morii Toshiyuki,JPX, Voice encoder, voice decoder, recording medium on which program for realizing voice encoding/decoding is recorded and mobile communication apparatus.
  98. Werner,Oliver Hartwig; Mason,Andrew James; Salmon,Richard Aubrey, Watermarking.

이 특허를 인용한 특허 (2)

  1. Zhao, Yongke, Resource management.
  2. Suzuki, Hitoshi; Adachi, Koji, Thread scheduling in a system with multiple virtual machines.
섹션별 컨텐츠 바로가기

AI-Helper ※ AI-Helper는 오픈소스 모델을 사용합니다.

AI-Helper 아이콘
AI-Helper
안녕하세요, AI-Helper입니다. 좌측 "선택된 텍스트"에서 텍스트를 선택하여 요약, 번역, 용어설명을 실행하세요.
※ AI-Helper는 부적절한 답변을 할 수 있습니다.

선택된 텍스트

맨위로