Semiconductor device including a DC-DC converter
원문보기
IPC분류정보
국가/구분
United States(US) Patent
등록
국제특허분류(IPC7판)
H01L-023/495
H01L-029/417
출원번호
US-0014286
(2013-08-29)
등록번호
US-8796827
(2014-08-05)
우선권정보
JP-2004-106224 (2004-03-31)
발명자
/ 주소
Satou, Yukihiro
Uno, Tomoaki
Matsuura, Nobuyoshi
Shiraishi, Masaki
출원인 / 주소
Renesas Electronics Corporation
대리인 / 주소
Miles & Stockbridge P.C.
인용정보
피인용 횟수 :
0인용 특허 :
11
초록▼
The present invention provides a non-insulated type DC-DC converter having a circuit in which a power MOS•FET for a high side switch and a power MOS•FET for a low side switch are connected in series. In the non-insulated type DC-DC converter, the power transistor for the high side switch, the power
The present invention provides a non-insulated type DC-DC converter having a circuit in which a power MOS•FET for a high side switch and a power MOS•FET for a low side switch are connected in series. In the non-insulated type DC-DC converter, the power transistor for the high side switch, the power transistor for the low side switch, and driver circuits that drive these are respectively constituted by different semiconductor chips. The three semiconductor chips are accommodated in one package, and the semiconductor chip including the power transistor for the high side switch, and the semiconductor chip including the driver circuits are disposed so as to approach each other.
대표청구항▼
1. A semiconductor device including a DC-DC converter, comprising: a first semiconductor chip including a high side MOSFET of the DC-DC converter and having a first obverse surface on which a first source electrode pad and a first gate electrode pad are formed and a first reverse surface on which a
1. A semiconductor device including a DC-DC converter, comprising: a first semiconductor chip including a high side MOSFET of the DC-DC converter and having a first obverse surface on which a first source electrode pad and a first gate electrode pad are formed and a first reverse surface on which a first drain electrode is formed;a first die pad having a first bottom surface and a first top surface over which the first semiconductor chip is mounted such that the first reverse surface of the first semiconductor chip faces to the first top surface of the first die pad, thereby the first drain electrode of the first semiconductor chip is electrically connected to the first die pad;a second semiconductor chip including a low side MOSFET of the DC-DC converter and having a second obverse surface on which a second source electrode pad and a second gate electrode pad are formed and a second reverse surface on which a second drain electrode is formed;a second die pad having a second bottom surface and a second top surface over which the second semiconductor chip is mounted such that the second reverse surface of the second semiconductor chip faces to the second top surface of the second die pad, thereby the second drain electrode of the second semiconductor chip is electrically connected to the second die pad;a third semiconductor chip including a first driver circuit to drive the high side MOSFET and a second driver circuit to drive the low side MOSFET and having a third obverse surface on which a first electrode pad electrically connected to the first driver circuit and a second electrode pad electrically connected to the second driver circuit are formed and a third reverse surface;a third die pad having a third bottom surface and a third top surface over which the third semiconductor chip is mounted such that the third reverse surface of the third semiconductor chip faces to the third top surface of the die pad;a first metal conductor electrically connected to the first source electrode pad of the first semiconductor chip and the second top surface of the second die pad;a second metal conductor electrically connected to the second source electrode pad of the second semiconductor chip and a lead;a third metal conductor electrically connected to the first gate electrode pad of the first semiconductor chip and the first electrode pad of the third semiconductor chip;a fourth metal conductor electrically connected to the second gate electrode pad of the second semiconductor chip and the second electrode pad of the third semiconductor chip; anda sealing body having a top surface and a bottom surface and sealing the first to third semiconductor chips, the first to third top surfaces of the first to third die pads, and the first to fourth metal conductors,wherein each of the first to third bottom surfaces of the first to third die pads is exposed from the bottom surface of the sealing body, andwherein, in a bottom view of the sealing body, a shape of each of the first to third bottom surfaces of the first to third die pads is a quadrangular shape and one corner portion of the third bottom surface of the third die pad is chamfered. 2. The semiconductor device according to claim 1, wherein, in the bottom view of the sealing body, a shape of the sealing body is a quadrangular shape, andwherein the chamfered corner portion of the third bottom surface of the third die pad is located nearer to one corner portion of the sealing body than to other corner portions of the third bottom surface of the third die pad. 3. The semiconductor device according to claim 2, wherein, in the bottom view of the sealing body, each of the corner portions of the sealing body is formed by edges that meet at substantially a right angle. 4. The semiconductor device according to claim 1, wherein, in the bottom view of the sealing body, the chamfered corner portion of the third bottom surface of the third die pad is chamfered to a greater extent than each of other corner portions of the first to third bottom surfaces of the first to third die pads. 5. A semiconductor device including a DC-DC converter, comprising: a first semiconductor chip including a high side MOSFET of the DC-DC converter and having a first obverse surface on which a first source electrode pad and a first gate electrode pad are formed and a first reverse surface on which a first drain electrode is formed;a first die pad having a first bottom surface and a first top surface over which the first semiconductor chip is mounted such that the first reverse surface of the first semiconductor chip faces to the first top surface of the first die pad, thereby the first drain electrode of the first semiconductor chip is electrically connected to the first die pad;a second semiconductor chip including a low side MOSFET of the DC-DC converter and having a second obverse surface on which a second source electrode pad and a second gate electrode pad are formed and a second reverse surface on which a second drain electrode is formed;a second die pad having a second bottom surface and a second top surface over which the second semiconductor chip is mounted such that the second reverse surface of the second semiconductor chip faces to the second top surface of the second die pad, thereby the second drain electrode of the second semiconductor chip is electrically connected to the second die pad;a third semiconductor chip including a first driver circuit to drive the high side MOSFET and a second driver circuit to drive the low side MOSFET and having a third obverse surface on which a first electrode pad electrically connected to the first driver circuit and a second electrode pad electrically connected to the second driver circuit are formed and a third reverse surface;a third die pad having a third bottom surface and a third top surface over which the third semiconductor chip is mounted such that the third reverse surface of the third semiconductor chip faces to the third top surface of the third die pad;a first metal conductor electrically connected to the first source electrode pad of the first semiconductor chip and the second top surface of the second die pad;a second metal conductor electrically connected to the second source electrode pad of the second semiconductor chip and a lead;a third metal conductor electrically connected to the first gate electrode pad of the first semiconductor chip and the first electrode pad of the third semiconductor chip;a fourth metal conductor electrically connected to the second gate electrode pad of the second semiconductor chip and the second electrode pad of the third semiconductor chip; anda sealing body having a top surface and a bottom surface and sealing the first to the third semiconductor chips, the first to third top surfaces of the first to third die pads, and the first to fourth metal conductors,wherein each of the first to third bottom surfaces of the first to third die pads is exposed from the bottom surface of the sealing body, andwherein, in a bottom view of the sealing body, a shape of each of the first to third bottom surfaces of the first to third die pads is a quadrangular shape and a taper for positioning is formed at one corner portion of the third bottom surface of the third die pad. 6. The semiconductor device according to claim 5, wherein each of the first to third bottom surfaces of the first to third die pads is a surface which can be soldered.
연구과제 타임라인
LOADING...
LOADING...
LOADING...
LOADING...
LOADING...
이 특허에 인용된 특허 (11)
Pavier, Mark; Sammon, Tim; Anderson, Rachel, Clip-type lead frame for source mounted die.
Advincula, Abelardo Jr. Hadap; Camacho, Zigmund Ramirez; Bathan, Henry Descalzo; Pisigan, Jairus Legaspi, Integrated circuit package system with multiple die.
Glenn, Thomas P.; Jewler, Scott J.; Roman, David; Yee, Jae Hak; Moon, Doo Hwan, Plastic integrated circuit device package and method for making the package.
※ AI-Helper는 부적절한 답변을 할 수 있습니다.