IPC분류정보
국가/구분 |
United States(US) Patent
등록
|
국제특허분류(IPC7판) |
|
출원번호 |
US-0339939
(2011-12-29)
|
등록번호 |
US-8815696
(2014-08-26)
|
발명자
/ 주소 |
|
출원인 / 주소 |
|
대리인 / 주소 |
|
인용정보 |
피인용 횟수 :
2 인용 특허 :
104 |
초록
▼
A method of forming a disturb-resistant non volatile memory device includes providing a substrate and forming a first dielectric thereon, forming a first strip of material separated from a second strip of material from a first wiring material, and forming a second dielectric thereon to fill a gap be
A method of forming a disturb-resistant non volatile memory device includes providing a substrate and forming a first dielectric thereon, forming a first strip of material separated from a second strip of material from a first wiring material, and forming a second dielectric thereon to fill a gap between the first and second strips of material. Openings are formed in the second dielectric exposing portions of the first wiring material. Filing the openings by p+ polysilicon contact material, and then an undoped amorphous silicon material, and then a metal material. A second wiring structure is formed thereon to contact the metal material in the openings. Resistive switching cells are formed from the first wiring structure, the second wiring structure, the contact material, the undoped amorphous silicon material, and the metal material.
대표청구항
▼
1. A method of forming a non volatile memory device, comprising: providing a substrate having a surface region;forming a first dielectric material overlying the surface region of the semiconductor substrate;forming a first wiring material overlying the first dielectric material;forming a contact mat
1. A method of forming a non volatile memory device, comprising: providing a substrate having a surface region;forming a first dielectric material overlying the surface region of the semiconductor substrate;forming a first wiring material overlying the first dielectric material;forming a contact material comprising a doped polysilicon material overlying the first wiring material;subjecting the first wiring material and the contact material to a first patterning and etching process to separating a first strip of material from a second strip of material, each of the first strip of material and the second strip of material comprising the first wiring material and the contact material, the first strip of material and the second strip of material being spatially elongated in a first direction;forming a thickness of a second dielectric material overlying the first strip of material, the second strip of material, and filling a gap region between the first strip of material and the second strip of material;forming a first opening and a second opening in a portion of the thickness of the second dielectric material overlying the first strip of material, forming a third opening and a fourth opening in a portion of the thickness of the second dielectric material overlying the second strip of material, and exposing a respective surface region of the contact material;depositing a switching material comprising an undoped amorphous silicon material overlying the thickness of second dielectric material and to at least partially fill a first portion of the first opening, the second opening, the third opening, and the fourth opening, wherein the undoped amorphous silicon material is substantially free of dopants;subjecting the switching material to an etch back process to remove switching material overlying the second dielectric material while maintaining switching material in the first opening, the second opening, the third opening, and the fourth opening;depositing a metal material overlying the switching material to at least partially fill a second portion of the first opening, the second opening, the third opening, and the fourth opening; andforming a second wiring material overlying metal material in the first opening, the second opening, the third opening, and the fourth opening. 2. The method of claim 1 further comprises subjecting the second wiring material to a second patterning and etching process to form a third wiring structure overlying the metal material in the first opening and the third opening, and a fourth wiring structure overlying the metal material in the second opening and the fourth opening, the third wiring structure and the fourth wiring structure being spatially elongated in a second direction orthogonal to the first direction. 3. The method of claim 2 further comprises forming a third dielectric material overlying the third wiring structure and the fourth wiring structure to laterally isolate the third wiring structure from the fourth wiring structure. 4. The method of claim 1 wherein switching material in the first portion of the first opening forms a first switching element for a first switching device, and wherein switching material in the first portion of the second opening forms a second switching element for a second switching device. 5. The method of claim 4 wherein the second dielectric material isolates the first switching element from the second switching element to reduce disturbance of the second switching device during programming of the first switching device. 6. The method of claim 1 wherein the substrate is selected from a group consisting of: a single crystal silicon material, a silicon on germanium material, a silicon on insulator (SOI); and wherein the semiconductor substrate comprises one or more transistor devices formed thereon, the one or more transistor devices being operable coupled to the memory device. 7. The method of claim 1 wherein the first dielectric material is selected from a group consisting of: silicon oxide, silicon nitride, silicon oxide on silicon nitride on silicon oxide stack, a high K dielectric material, a low K dielectric material, or a combination thereof. 8. The method of claim 1 wherein the first wiring material is selected from copper, tungsten, and aluminum. 9. The method of claim 1 wherein an insulating layer is disposed between and in physical contact with both the metal material and the switching material, and wherein the insulating layer has a thickness within the range of approximately 20 Å to approximately 50 Å. 10. The method of claim 1 wherein the metal material is selected from a groups consisting of: silver, gold, nickel, platinum, palladium, aluminum, vanadium, and zinc. 11. The method of claim 1 wherein the contact material reduces formation of an interfacial region between the switching material and the first wiring material. 12. The method of claim 1 wherein the metal material forms a metal region derived from metal material in a portion of the switching material upon application of a voltage potential applied between the first wiring structure and the second wiring structure. 13. The method of claim 12 wherein the voltage potential is a positive voltage applied to the second wiring structure with respect to the first wiring structure. 14. The method of claim 12 wherein the metal region comprises a plurality of metal particles, the metal particles comprising metal ions, and wherein the metal region further comprises a filament structure characterized by a length and a distance between metal particles. 15. The method of claim 1, wherein the doped polysilicon material is p-type. 16. A method of forming a disturb-resistant non volatile memory device, comprising: providing a first cell and a second cell, the first cell being formed from a first wiring structure extending in a first direction and a second wiring structure extending in a second direction orthogonal to the first direction, a switching material comprising an amorphous silicon material, and a contact material comprising a p+ polysilicon material, a first switching region formed in an intersecting region between the first wiring structure and the second wiring structure, the second cell being formed from the first wiring structure, the switching material, the contact material, and a third wiring structure, the third wiring structure being parallel to the second wiring structure, a second switching region being formed in an intersecting region between the first wiring structure and the third wiring structure, at least the switching material and the contact material forming a coupling between the first cell and the second cell; andeliminating the coupling by disposing the switching material in a first via opening associated with the first cell and in a second via opening associated with the second cell, the first via opening and the second via opening being isolated using a dielectric material to electrically and physically isolate the first switching region and the second switching region;wherein amorphous silicon material is substantially free of dopants. 17. The method of claim 16 wherein the first cell and the second cell are provided in an N by M interconnected crossbar array. 18. The method of claim 16 wherein eliminating the coupling further includes disposing the contact material in each of the first via opening and the second opening.
※ AI-Helper는 부적절한 답변을 할 수 있습니다.