최소 단어 이상 선택하여야 합니다.
최대 10 단어까지만 선택 가능합니다.
다음과 같은 기능을 한번의 로그인으로 사용 할 수 있습니다.
NTIS 바로가기다음과 같은 기능을 한번의 로그인으로 사용 할 수 있습니다.
DataON 바로가기다음과 같은 기능을 한번의 로그인으로 사용 할 수 있습니다.
Edison 바로가기다음과 같은 기능을 한번의 로그인으로 사용 할 수 있습니다.
Kafe 바로가기국가/구분 | United States(US) Patent 등록 |
---|---|
국제특허분류(IPC7판) |
|
출원번호 | US-0831832 (2013-03-15) |
등록번호 | US-8847329 (2014-09-30) |
발명자 / 주소 |
|
출원인 / 주소 |
|
대리인 / 주소 |
|
인용정보 | 피인용 횟수 : 50 인용 특허 : 514 |
A first gate level feature forms gate electrodes of a first transistor of a first transistor type and a first transistor of a second transistor type. A second gate level feature forms a gate electrode of a second transistor of the first transistor type. A third gate level feature forms a gate electr
A first gate level feature forms gate electrodes of a first transistor of a first transistor type and a first transistor of a second transistor type. A second gate level feature forms a gate electrode of a second transistor of the first transistor type. A third gate level feature forms a gate electrode of a second transistor of the second transistor type. The gate electrodes of the second transistors of the first and second transistor types are positioned on opposite sides of a gate electrode track along which the gate electrodes of the first transistors of the first and second transistor types are positioned. The gate electrodes of the second transistors of the first and second transistor types are electrically connected to each other through an electrical connection that includes two conductive contacting structures at a location not over an inner non-diffusion region.
1. An integrated circuit, comprising: a first conductive gate level feature forming a gate electrode of a first transistor of a first transistor type and a gate electrode of a first transistor of a second transistor type, the first conductive gate level feature providing an electrical connection bet
1. An integrated circuit, comprising: a first conductive gate level feature forming a gate electrode of a first transistor of a first transistor type and a gate electrode of a first transistor of a second transistor type, the first conductive gate level feature providing an electrical connection between the gate electrodes of the first transistor of the first transistor type and the first transistor of the second transistor type;a second conductive gate level feature forming a gate electrode of a second transistor of the first transistor type;a third conductive gate level feature forming a gate electrode of a second transistor of the second transistor type,wherein the gate electrodes of the first and second transistors of the first transistor type and of the first and second transistors of the second transistor type extend lengthwise in a parallel direction,wherein lengthwise centerlines of the gate electrodes of the first transistor of the first transistor type and the first transistor of the second transistor type are substantially aligned in the parallel direction,wherein the second and third gate level features are positioned on opposite sides of the first gate level feature,wherein the first and second transistors of the first transistor type are formed by diffusion regions of a first diffusion type, and the first and second transistors of the second transistor type are formed by diffusion regions of a second diffusion type, the diffusion regions of the first diffusion type collectively separated from the diffusion regions of the second diffusion type by a non-diffusion region, wherein each of the first and second transistors of the first transistor type and the first and second transistors of the second transistor type has a respective diffusion region electrically connected to a common node;a first conductive contacting structure connected to the second conductive gate level feature at a location not over the non-diffusion region; anda second conductive contacting structure connected to the third conductive gate level feature at a location not over the non-diffusion region, the third conductive gate level feature electrically connected to the second conductive gate level feature through the first and second conductive contacting structures, each of the first and second conductive contacting structures respectively defined as either a gate contact or a local interconnect structure. 2. An integrated circuit as recited in claim 1, wherein at least one end of the second conductive gate level feature and at least one end of the third conductive gate level feature are aligned to a first common position in the parallel direction. 3. An integrated circuit as recited in claim 2, wherein at least a portion of the first conductive contacting structure and at least a portion of the second conductive contacting structure are aligned to a second common position in the parallel direction. 4. An integrated circuit as recited in claim 3, further comprising: a third transistor of the first transistor type;a third transistor of the second transistor type;a fourth transistor of the first transistor type; anda fourth transistor of the second transistor type,each of the third and fourth transistors of the first transistor type and each of the third and fourth transistors of the second transistor type having a respective gate electrode formed as part of a corresponding linear-shaped conductive gate level feature extending lengthwise in the parallel direction, and each of the first, second, and third conductive gate level features having a linear shape. 5. An integrated circuit as recited in claim 4, further comprising: a non-transistor conductive gate level feature positioned next to and spaced apart from multiple diffusion regions of the first diffusion type, and the non-transistor gate level feature positioned next to and spaced apart from multiple diffusion regions of the second diffusion type. 6. An integrated circuit as recited in claim 5, wherein each conductive gate level feature that forms at least one gate electrode of the first, second, third, and fourth transistors of the first transistor type and the first, second, third, and fourth transistors of the second transistor type is positioned according to a gate pitch defined as an equal center-to-center spacing measured in a second direction between adjacent conductive gate level features, the second direction perpendicular to the parallel direction, and wherein the non-transistor conductive gate level feature is also positioned according to the gate pitch. 7. An integrated circuit as recited in claim 1, wherein an electrical connection between the second and third conductive gate level features extends in part through a single interconnect level. 8. An integrated circuit as recited in claim 7, further comprising: a third transistor of the first transistor type;a third transistor of the second transistor type;a fourth transistor of the first transistor type; anda fourth transistor of the second transistor type,each of the third and fourth transistors of the first transistor type and each of the third and fourth transistors of the second transistor type having a respective gate electrode formed as part of a corresponding conductive gate level feature,each gate electrode of the first, second, third, and fourth transistors of the first transistor type and the first, second, third, and fourth transistors of the second transistor type positioned according to a gate pitch defined as an equal center-to-center spacing measured in a second direction between adjacent gate electrodes, the second direction perpendicular to the parallel direction. 9. An integrated circuit as recited in claim 8, wherein at least a portion of the first conductive contacting structure and at least a portion of the second conductive contacting structure are aligned to a common position in the parallel direction. 10. An integrated circuit as recited in claim 9, wherein a portion of the electrical connection between the second and third conductive gate level features that extends through the single interconnect level is defined by a linear-shaped conductive interconnect structure. 11. An integrated circuit as recited in claim 10, wherein each conductive gate level feature that forms at least one gate electrode of the first, second, third, and fourth transistors of the first transistor type and the first, second, third, and fourth transistors of the second transistor type is linear-shaped. 12. An integrated circuit as recited in claim 1, further comprising: a non-transistor conductive gate level feature positioned next to and spaced apart from multiple diffusion regions of the first diffusion type, and the non-transistor gate level feature positioned next to and spaced apart from multiple diffusion regions of the second diffusion type. 13. An integrated circuit as recited in claim 12, further comprising: a third transistor of the first transistor type;a third transistor of the second transistor type;a fourth transistor of the first transistor type; anda fourth transistor of the second transistor type,wherein each of the third and fourth transistors of the first transistor type and each of the third and fourth transistors of the second transistor type has a respective gate electrode formed as part of a corresponding linear-shaped conductive gate level feature,wherein each of the first, second, and third conductive gate level features is linear-shaped, andwherein the non-transistor conductive gate level feature is linear-shaped. 14. An integrated circuit as recited in claim 13, wherein each of the first and second transistors of the first transistor type is formed in part by a shared diffusion region of the first diffusion type, and wherein each of the first and second transistors of the second transistor type is formed in part by a shared diffusion region of the second diffusion type, the shared diffusion regions of the first and second diffusion types electrically connected to the common node. 15. An integrated circuit as recited in claim 14, wherein each conductive gate level feature that forms at least one gate electrode of the first, second, third, and fourth transistors of the first transistor type and the first, second, third, and fourth transistors of the second transistor type is positioned in accordance with a gate pitch defined as an equal center-to-center spacing measured in a second direction between adjacent conductive gate level features, the second direction perpendicular to the parallel direction, and wherein the non-transistor conductive gate level feature is positioned in accordance with the gate pitch. 16. An integrated circuit as recited in claim 15, wherein a centerline-to-centerline distance as measured in the second direction between the gate electrodes of the first and second transistors of the first transistor type is substantially equal to a centerline-to-centerline distance as measured in the second direction between the gate electrodes of the first and second transistors of the second transistor type. 17. An integrated circuit as recited in claim 1, wherein each of the first and second transistors of the first transistor type is formed in part by a shared diffusion region of the first diffusion type, and wherein each of the first and second transistors of the second transistor type is formed in part by a shared diffusion region of the second diffusion type, the shared diffusion regions of the first and second diffusion types electrically connected to the common node. 18. An integrated circuit as recited in claim 17, further comprising: a non-transistor conductive gate level feature positioned next to and spaced apart from multiple diffusion regions of the first diffusion type, and the non-transistor gate level feature positioned next to and spaced apart from multiple diffusion regions of the second diffusion type. 19. An integrated circuit as recited in claim 18, wherein an electrical connection between the second and third conductive gate level features extends in part through a single interconnect level. 20. An integrated circuit as recited in claim 19, further comprising: a third transistor of the first transistor type;a third transistor of the second transistor type;a fourth transistor of the first transistor type; anda fourth transistor of the second transistor type,wherein each of the third and fourth transistors of the first transistor type and each of the third and fourth transistors of the second transistor type has a respective gate electrode formed as part of a corresponding linear-shaped conductive gate level feature,wherein each of the first, second, and third conductive gate level features is linear-shaped, andwherein the non-transistor conductive gate level feature is linear-shaped. 21. An integrated circuit as recited in claim 20, wherein a portion of the electrical connection between the second and third conductive gate level features that extends through the single interconnect level is defined by a linear-shaped conductive interconnect structure. 22. An integrated circuit as recited in claim 1, further comprising: a gate level feature that forms a gate electrode of a transistor of the first transistor type and that extends between at least two diffusion regions of the second diffusion type. 23. An integrated circuit as recited in claim 22, wherein each of the first and second transistors of the first transistor type is formed in part by a shared diffusion region of the first diffusion type, and wherein each of the first and second transistors of the second transistor type is formed in part by a shared diffusion region of the second diffusion type, the shared diffusion regions of the first and second diffusion types electrically connected to the common node. 24. An integrated circuit as recited in claim 23, wherein a centerline-to-centerline distance as measured in a second direction between the gate electrodes of the first and second transistors of the first transistor type is substantially equal to a centerline-to-centerline distance as measured in the second direction between the gate electrodes of the first and second transistors of the second transistor type, the second direction perpendicular to the parallel direction. 25. An integrated circuit as recited in claim 24, further comprising: a third transistor of the first transistor type;a third transistor of the second transistor type;a fourth transistor of the first transistor type;a fourth transistor of the second transistor type,wherein each of the third and fourth transistors of the first transistor type and each of the third and fourth transistors of the second transistor type has a respective gate electrode formed as part of a corresponding linear-shaped conductive gate level feature, andwherein each of the first, second, and third conductive gate level features is linear-shaped; anda linear-shaped non-transistor conductive gate level feature. 26. A method for creating a layout of an integrated circuit, comprising: operating a computer to define a layout of a first conductive gate level feature defined to form a gate electrode of a first transistor of a first transistor type and a gate electrode of a first transistor of a second transistor type, the first conductive gate level feature defined to provide an electrical connection between the gate electrodes of the first transistor of the first transistor type and the first transistor of the second transistor type;operating the computer to define a layout of a second conductive gate level feature defined to form a gate electrode of a second transistor of the first transistor type;operating the computer to define a layout of a third conductive gate level feature defined to form a gate electrode of a second transistor of the second transistor type,wherein the gate electrodes of the first and second transistors of the first transistor type and of the first and second transistors of the second transistor type extend lengthwise in a parallel direction,wherein lengthwise centerlines of the gate electrodes of the first transistor of the first transistor type and the first transistor of the second transistor type are substantially aligned in the parallel direction,wherein the second and third gate level features are positioned on opposite sides of the first gate level feature;operating the computer to define a layout of diffusion regions of a first diffusion type defined to form the first and second transistors of the first transistor type;operating the computer to define a layout of diffusion regions of a second diffusion type defined to form the first and second transistors of the second transistor type, the diffusion regions of the first diffusion type collectively separated from the diffusion regions of the second diffusion type by a non-diffusion region, wherein each of the first and second transistors of the first transistor type and the first and second transistors of the second transistor type has a respective diffusion region to be electrically connected to a common node;operating the computer to define a layout of a first conductive contacting structure defined to connect to the second conductive gate level feature at a location not over the non-diffusion region; andoperating the computer to define a layout of a second conductive contacting structure defined to connect to the third conductive gate level feature at a location not over the non-diffusion region, the third conductive gate level feature to be electrically connected to the second conductive gate level feature through the first and second conductive contacting structures, each of the first and second conductive contacting structures respectively defined as either a gate contact or a local interconnect structure. 27. A data storage device having program instructions stored thereon for generating a layout of an integrated circuit, comprising: program instructions for defining a layout of a first conductive gate level feature defined to form a gate electrode of a first transistor of a first transistor type and a gate electrode of a first transistor of a second transistor type, the first conductive gate level feature defined to provide an electrical connection between the gate electrodes of the first transistor of the first transistor type and the first transistor of the second transistor type;program instructions for defining a layout of a second conductive gate level feature defined to form a gate electrode of a second transistor of the first transistor type;program instructions for defining a layout of a third conductive gate level feature defined to form a gate electrode of a second transistor of the second transistor type,wherein the gate electrodes of the first and second transistors of the first transistor type and of the first and second transistors of the second transistor type extend lengthwise in a parallel direction,wherein lengthwise centerlines of the gate electrodes of the first transistor of the first transistor type and the first transistor of the second transistor type are substantially aligned in the parallel direction,wherein the second and third gate level features are positioned on opposite sides of the first gate level feature;program instructions for defining a layout of diffusion regions of a first diffusion type defined to form portions of the first and second transistors of the first transistor type;program instructions for defining a layout of diffusion regions of a second diffusion type defined to form portions of the first and second transistors of the second transistor type, the diffusion regions of the first diffusion type collectively separated from the diffusion regions of the second diffusion type by a non-diffusion region, wherein each of the first and second transistors of the first transistor type and the first and second transistors of the second transistor type has a respective diffusion region to be electrically connected to a common node;program instructions for defining a layout of a first conductive contacting structure defined to connect to the second conductive gate level feature at a location not over the non-diffusion region; andprogram instructions for defining a layout of a second conductive contacting structure defined to connect to the third conductive gate level feature at a location not over the non-diffusion region, the third conductive gate level feature to be electrically connected to the second conductive gate level feature through the first and second conductive contacting structures, each of the first and second conductive contacting structures respectively defined as either a gate contact or a local interconnect structure.
Copyright KISTI. All Rights Reserved.
※ AI-Helper는 부적절한 답변을 할 수 있습니다.