A stacked microelectronic unit is provided which can include a plurality of vertically stacked microelectronic elements each having a front surface, contacts exposed at the front surface, a rear surface and edges extending between the front and rear surfaces. Traces connected with the contacts may e
A stacked microelectronic unit is provided which can include a plurality of vertically stacked microelectronic elements each having a front surface, contacts exposed at the front surface, a rear surface and edges extending between the front and rear surfaces. Traces connected with the contacts may extend along the front surfaces towards edges of the microelectronic elements with the rear surface of at least one of the stacked microelectronic elements being adjacent to a top face of the microelectronic unit. A plurality of conductors may extend along edges of the microelectronic elements from the traces to the top face. The conductors may be conductively connected with unit contacts such that the unit contacts overlie the rear surface of the at least one microelectronic element adjacent to the top face.
대표청구항▼
1. A method of fabricating first and second stacked microelectronic units, comprising: a) stacking and joining a plurality of microelectronic elements to form a stacked assembly thereof, each of the microelectronic elements having a front face, a rear face remote from the front face, contacts expose
1. A method of fabricating first and second stacked microelectronic units, comprising: a) stacking and joining a plurality of microelectronic elements to form a stacked assembly thereof, each of the microelectronic elements having a front face, a rear face remote from the front face, contacts exposed at the front face, edges extending between the front and rear faces and traces connected to the contacts extending along the front face towards the edges, the front faces of at least some of the microelectronic elements overlying and confronting the rear faces of other microelectronic elements, wherein at least first and second microelectronic elements of the stacked assembly are spaced apart from one another in a direction parallel to their front faces, a third microelectronic element overlies the rear face of the first microelectronic element, and a fourth microelectronic element overlies the rear face of the second microelectronic element;b) then forming at least one conductor extending from a trace of each of the first, second, third, and fourth microelectronic elements; andc) severing the stacked assembly into the first and second microelectronic units, the first and second microelectronic units including the first and second microelectronic elements, respectively, such that a first portion of the at least one conductor extends along the edges of each of the first and third microelectronic elements and a second portion of the at least one conductor extends along the edges of each of the second and fourth microelectronic elements. 2. The method of claim 1, wherein each of the plurality of microelectronic elements is included in a microelectronic subassembly containing a plurality of microelectronic elements arranged in an array, wherein (a) includes stacking and joining a plurality of the microelectronic subassemblies and forming a plurality of openings extending between edges of stacked microelectronic elements therein. 3. The method of claim 1, wherein the plurality of microelectronic elements are stacked and joined to form a stacked assembly thereof on a carrier layer, and wherein the stacked assembly is severed into the first and second microelectronic units such that the carrier layer remains unsevered. 4. The method of claim 1, wherein alignment features are provided on the front faces of and adjacent to the edges of at least one of the first and second microelectronic elements, the method further comprising aligning edges of each of the microelectronic elements within the first and second stacked subassemblies using the alignment features. 5. The method of claim 4, further comprising forming the alignment features during and by the same processing as the traces on the front faces of the first and second microelectronic elements. 6. The method of claim 5, wherein at least some of the alignment features extend from the traces formed on the front faces of the first and second microelectronic elements. 7. The method of claim 4, wherein at least some of the alignment features include a material which is not included in the traces. 8. The method of claim 1, wherein at least one of a width and a length of the front faces of the first and third microelectronic elements differ. 9. The method of claim 1, wherein at least some of the conductors extend to unit contacts overlying and adjacent to the rear faces of the third and fourth microelectronic elements. 10. The method of claim 7, wherein solder balls are formed at the end of the at least one conductor to form the unit contacts. 11. The method of claim 1, further comprising exposing only a portion of a trace of at least one of the first and second stacked microelectronic units to form a unit contact for external interconnection thereof. 12. The method of claim 1, further comprising forming an inclined wall through the microelectronic elements of the first and third microelectronic elements, the inclined wall being at an angle relative to a normal direction with respect to a plane defined by the front faces of one of the first and second microelectronic elements and defining the edges of the microelectronic elements of the first and third microelectronic elements. 13. The method of claim 12, wherein the stacked assembly is formed on a carrier layer, and wherein the inclined wall does not extend through the carrier layer. 14. The method of claim 1, further comprising forming an overmold layer over the edges of at least the first and second microelectronic elements, the at least one conductor extending along the overmold layer. 15. The method of claim 1, wherein the first and second microelectronic elements are portions of a reconstituted wafer. 16. A stacked microelectronic unit, comprising: first and second vertically stacked microelectronic elements, each of the first and second microelectronic elements having a front face, a rear face remote from the front face, edges extending between the front and rear faces, contacts at their respective front faces, each of the first and second microelectronic elements being electrically connectable and testable through the respective contacts;a dielectric layer overlying at least first edges of the edges of the first and second microelectronic elements; andconductive vias, each of the vias extending through one of a plurality of openings spaced apart within the dielectric layer and along the first edges of the first and second microelectronic elements, the vias being connected to traces at front faces of the microelectronic elements. 17. The stacked microelectronic unit of claim 16, wherein at least the first edge of the second microelectronic element overlies the first edge of the first microelectronic element. 18. A stacked microelectronic unit, comprising: first and second vertically stacked microelectronic elements, wherein a front face of the first microelectronic element overlies at least one of a front face and a rear face of the second microelectronic element and at least one of a width and a length of the front faces of the first and second microelectronic elements differ;a dielectric layer overlying edges of the first and second microelectronic elements;a plurality of openings spaced apart within the dielectric layer in a lateral direction and extending along the first edges of the first and second microelectronic elements; andleads extending through at least some of the plurality of openings, the leads being connected to traces at front faces of the microelectronic elements and extending along a first edge of the stacked unit.
연구과제 타임라인
LOADING...
LOADING...
LOADING...
LOADING...
LOADING...
이 특허에 인용된 특허 (150)
Robinson, Marc E.; Vindasius, Alfons; Almen, Donald; Jacobsen, Larry, Assembly having stacked die mounted on substrate.
Tago, Masamoto, Compact semiconductor device capable of mounting a plurality of semiconductor chips with high density and method of manufacturing the same.
Beilstein ; Jr. Kenneth E. (Essex Junction VT) Bertin Claude L. (So. Burlington VT) Cronin John E. (Milton VT) Howell Wayne J. (Williston VT) Leas James M. (So. Burlington VT) Phillips Robert B. (Sta, Electronic modules with interconnected surface metallization layers.
Beilstein ; Jr. Kenneth E. (Essex Junction VT) Bertin Claude L. (So. Burlington VT) Cronin John E. (Milton VT) Howell Wayne J. (Williston VT) Leas James M. (So. Burlington VT) Phillips Robert B. (Sta, Electronic modules with interconnected surface metallization layers and fabrication methods therefore.
Halahan, Patrick A.; Kao, Sam; Lan, Bosco; Savastiouk, Sergey; Siniaguine, Oleg, Electroplating and electroless plating of conductive materials into openings, and structures obtained thereby.
Halahan, Patrick A.; Kao, Sam; Lan, Bosco; Savastiouk, Sergey; Siniaguine, Oleg, Electroplating and electroless plating of conductive materials into openings, and structures obtained thereby.
Holland Christopher E. (Redwood City CA) Westerberg Eugene R. (Palo Alto CA) Madou Marc J. (Palo Alto CA) Otagawa Takaaki (Fremont CA), Etching method for producing an electrochemical cell in a crystalline substrate.
Savastiouk,Sergey; Halahan,Patrick B.; Kao,Sam, Integrated circuits and packaging substrates with cavities, and attachment methods including insertion of protruding contact pads into cavities.
Savastiouk,Sergey; Halahan,Patrick B.; Kao,Sam, Integrated circuits and packaging substrates with cavities, and attachment methods including insertion of protruding contact pads into cavities.
Hashimoto, Nobuaki, Interconnect substrate and method of manufacture thereof, electronic component and method of manufacturing thereof, circuit board and electronic instrument.
Washburn Robert D. (Malibu CA) McClanahan Robert F. (Valencia CA) Shapiro Andrew A. (Orange CA), Low temperature co-fired ceramic substrates for power converters.
Leas James Marc (South Burlington VT) Voldman Steven Howard (South Burlington VT), Method for forming a monolithic electronic module by dicing wafer stacks.
Halahan, Patrick B., Method for manufacturing a structure comprising a substrate with a cavity and a semiconductor integrated circuit bonded to a contact pad located in the cavity.
Bertin Claude L. (South Burlington VT) Howell Wayne J. (Williston VT) Kalter Howard L. (Colchester VT), Method of fabrication of endcap chip with conductive, monolithic L-connect for multichip stack.
Hua Chang-Hwang (Palo Alto CA) Day Ding-Yuan S. (Sunnyvale CA) Chan Simon S. (Belmont CA), Method of selective via-hole and heat sink plating using a metal mask.
Beyne, Eric; Coello-Vera, Augustin; Vendier, Olivier, Method of transferring ultra-thin substrates and application of the method to the manufacture of a multi-layered thin film device.
Elwell Dennis F. (San Clemente CA) Crumly William R. (Anaheim CA) Bowers Harold C. (Rancho Palos Verdes CA), Multichip module with a mandrel-produced interconnecting decal.
Finnila Ronald M. (Carlsbad CA), Process of manufacturing a three dimensional integrated circuit from stacked SOI wafers using a temporary silicon substr.
Ohno,Takao; Yoshida,Eiji; Misawa,Hiroshi, Semiconductor device and stacked semiconductor device that can increase flexibility in designing a stacked semiconductor device.
Dekker Ronald,NLX ; Maas Henricus G. R.,NLX ; Van Deurzen Maria H. W. A.,NLX, Semiconductor device comprising a glass supporting body onto which a substrate with semiconductor elements and a metalization is attached by means of an adhesive.
Bertin Claude Louis ; Hedberg Erik Leigh ; Howell Wayne John, Semiconductor stack structures and fabrication/sparing methods utilizing programmable spare circuit.
Paik Kyung Wook,KRX ; Kim Jin Su,KRX ; Ko Hyoung Soo,KRX, Stacked semiconductor chip package having external terminal pads and stackable chips having a protection layer.
Oh, Tac Keun, Stacked semiconductor package electrically connecting semiconductor chips using outer surfaces thereof and method for manufacturing the same.
Pedersen David V. (Scotts Valley CA) Finley Michael G. (Cambria CA) Sautter Kenneth M. (Sunnyvale CA), Vertical interconnect process for silicon segments.
Yu, Guoqing; Wang, Youjun; Xu, Qinqin; Wang, Qingwei; Wang, Wei, Wafer level chip size packaged chip device with a double-layer lead structure and method of fabricating the same.
Yu,Guoqing; Wang,Youjun; Xu,Qinqin; Wang,Qingwei; Wang,Wei, Wafer level chip size packaged chip device with an N-shape junction inside and method of fabricating the same.
※ AI-Helper는 부적절한 답변을 할 수 있습니다.