$\require{mediawiki-texvc}$

연합인증

연합인증 가입 기관의 연구자들은 소속기관의 인증정보(ID와 암호)를 이용해 다른 대학, 연구기관, 서비스 공급자의 다양한 온라인 자원과 연구 데이터를 이용할 수 있습니다.

이는 여행자가 자국에서 발행 받은 여권으로 세계 각국을 자유롭게 여행할 수 있는 것과 같습니다.

연합인증으로 이용이 가능한 서비스는 NTIS, DataON, Edison, Kafe, Webinar 등이 있습니다.

한번의 인증절차만으로 연합인증 가입 서비스에 추가 로그인 없이 이용이 가능합니다.

다만, 연합인증을 위해서는 최초 1회만 인증 절차가 필요합니다. (회원이 아닐 경우 회원 가입이 필요합니다.)

연합인증 절차는 다음과 같습니다.

최초이용시에는
ScienceON에 로그인 → 연합인증 서비스 접속 → 로그인 (본인 확인 또는 회원가입) → 서비스 이용

그 이후에는
ScienceON 로그인 → 연합인증 서비스 접속 → 서비스 이용

연합인증을 활용하시면 KISTI가 제공하는 다양한 서비스를 편리하게 이용하실 수 있습니다.

Bus sharing scheme 원문보기

IPC분류정보
국가/구분 United States(US) Patent 등록
국제특허분류(IPC7판)
  • H03L-005/00
출원번호 US-0893201 (2013-05-13)
등록번호 US-8890600 (2014-11-18)
발명자 / 주소
  • Williams, Timothy J.
  • Kutz, Harold
  • Wright, David G.
  • Thiagarajan, Eashwar
  • Snyder, Warren S.
  • Hastings, Mark E.
출원인 / 주소
  • Cypress Semicondductor Corporation
인용정보 피인용 횟수 : 2  인용 특허 : 37

초록

A programmable device, having an analog component coupled with an analog bus and a digital component coupled with a digital bus together with a set of IO pads, each of which capable of being coupled to a bus line of one segment of the analog bus as well as to at least one digital bus line, and where

대표청구항

1. A programmable device, comprising: an analog component coupled with a first analog bus of the device;a digital component coupled with a digital bus of the device; anda first plurality of IO pads each selectively coupled to at least one analog bus line of a first segment of the first analog bus by

이 특허에 인용된 특허 (37)

  1. Williams, Timothy; Wright, David G.; Kutz, Harold; Thiagarajan, Eashwar; Snyder, Warren; Hastings, Mark E., Analog bus sharing using transmission gates.
  2. Hoeld Wolfgang K. (Moorenweis DEX), Analog multiplexer cell for mixed digital and analog signal inputs.
  3. Shaw,Scott J.; Day,Shawn P.; Trent, Jr.,Raymond A.; Gillespie,David W.; Errington,Andrew M., Capacitive mouse.
  4. Gorecki, James L.; Gazeley, Bill G.; Yang, Yaohua, Double differential comparator and programmable analog block architecture using same.
  5. Pleis,Matthew A.; Ogami,Kenneth Y., Dynamic reconfiguration interrupt system and method.
  6. Dobbelaere Ivo J. (Palo Alto CA) El Gamal Abbas (Palo Alto CA), Electrically programmable inter-chip interconnect architecture.
  7. Furtek Frederick C. ; Mason Martin T. ; Luking Robert B., Field programmable gate array with distributed RAM and increased cell utilization.
  8. Plants William C. (Santa Clara CA) Kaptanoglu Sinan (San Carlos CA) Lien Jung-Cheun (San Jose CA) Chan King W. (Los Altos CA) El-Ayat Khaled A. (Cupertino CA), Flexible FPGA input/output architecture.
  9. Zaliznyak Arch ; Bobra Yogendra K. ; Kola Madhavi, High-speed programmable logic architecture having active CMOS device drivers.
  10. Klein, Hans W.; Li, Jian; Hildebrant, Paul, Highly linear programmable transconductor with large input-signal range.
  11. Rogers,J. Clark; Kris,Bryan, Integrated circuit device having at least one of a plurality of bond pads with a selectable plurality of input-output functionalities.
  12. Moyer, William C.; Kelley, John, Method and apparatus for controlling a data processing system during debug.
  13. Tani,Keisuke; Obayashi,Kazuyoshi, Method and apparatus for driving and controlling on-vehicle loads.
  14. Sanchez, Reno L.; Linn, John H., Method and system for creating a customized support package for an FPGA-based system-on-chip (SoC).
  15. Master, Paul L., Method and system for creating and programming an adaptive computing engine.
  16. Vorbach, Martin; Baumgarte, Volker, Methods and devices for treating and processing data.
  17. Vorbach, Martin, Methods and devices for treating and/or processing data.
  18. Jose Maria Insenser Farre ES; Julio Faura Enriquez ES, Microprocessor based mixed signal field programmable integrated device and prototyping methodology.
  19. Kutz, Harold; Mar, Monte; Snyder, Warren, Multiple use of microcontroller pad.
  20. Anderson David J. ; Bersch Danny A., Programmable analog array and method.
  21. Bertolet Allan Robert (Williston VT) Ferguson Kenneth (Edinburgh GB6) Gould Scott Whitney (South Burlington VT) Millham Eric Ernest (St. George VT) Palmer Ronald Raymond (Westford VT) Worth Brian (Mi, Programmable array I/O-routing resource.
  22. Piasecki,Douglas S.; Storvik, II,Alvin C., Programmable driver for an I/O pin of an integrated circuit.
  23. Williams, Timothy J.; Wright, David G.; Verge, Gregory J.; Byrkett, Bruce E., Programmable input/output circuit.
  24. Dao,Khang Kim; Baxter,Glenn A., Programmable logic device including programmable interface core and central processing unit.
  25. Gudger Keith H. (Sunnyvale CA) Gongwer Geoffrey S. (San Jose CA), Programmable logic device with global and local product terms.
  26. Trimberger Stephen M. ; Carberry Richard A. ; Johnson Robert Anders ; Wong Jennifer, Programmable logic device with hierarchical confiquration and state storage.
  27. Snyder, Warren; Mar, Monte, Programmable microcontroller architecture (mixed analog/digital).
  28. Hastings Roy A. (Allen TX) Neale Todd M. (Carrollton TX) Whitney Brad (Anaheim CA), Programmable mixed-mode integrated circuit architecture.
  29. Bakker, Greg; El Ayat, Khaled; Speers, Theodore; Zhu, Limin; Schubert, Brian; Balasubramanian, Rabindranath; Kolkind, Kurt; Barraza, Thomas; Narayanan, Venkatesh; McCollum, John; Plants, William C., Programmable system on a chip.
  30. Son, Jae S.; Ables, David; Dobie, Gordon, Reconfigurable tactile sensor input device.
  31. Pleis,Matthew A.; Sullam,Bert; Lesher,Todd, Reconfigurable testing system and method.
  32. Nickolls John R. (Los Altos CA) Zapisek John (Cupertino CA) Kim Won S. (Fremont CA) Kalb Jeffrey C. (Saratoga CA) Blank W. Thomas (Palo Alto CA) Wegbreit Eliot (Palo Alto CA) Van Horn Kevin (Mountain, Scalable processor to processor and processor to I/O interconnection network and method for parallel processing arrays.
  33. Lin,Mou Shiung, Software programmable multiple function integrated circuit module.
  34. Pleis, Matthew A.; Ogami, Kenneth Y.; Snyder, Warren, System and method of dynamically reconfiguring a programmable integrated circuit.
  35. Martin,Nick; Stankovic,Dejan; Wells,Ben; Crasta,Denzil; Russell,Johnny F.; Rodway,Michael, System for designing re-programmable digital hardware platforms.
  36. Sullam, Bert; Snyder, Warren; Mohammed, Haneef, System level interconnect with programmable switching.
  37. Whitten Ralph G. (San Jose CA), Two-stage programmable interconnect architecture.

이 특허를 인용한 특허 (2)

  1. Williams, Timothy J.; Wright, David G.; Kutz, Harold; Thiagarajan, Eashwar; Snyder, Warren S.; Hastings, Mark E, Bus sharing scheme.
  2. Sullam, Bert; Kutz, Harold; Williams, Timothy; Shutt, James; Byrkett, Bruce E.; Richmond, Melany Ann; Kohagen, Nathan; Hastings, Mark; Thiagarajan, Eashwar; Snyder, Warren, Dynamically reconfigurable analog routing circuits and methods for system on a chip.
섹션별 컨텐츠 바로가기

AI-Helper ※ AI-Helper는 오픈소스 모델을 사용합니다.

AI-Helper 아이콘
AI-Helper
안녕하세요, AI-Helper입니다. 좌측 "선택된 텍스트"에서 텍스트를 선택하여 요약, 번역, 용어설명을 실행하세요.
※ AI-Helper는 부적절한 답변을 할 수 있습니다.

선택된 텍스트

맨위로