Embodiments of the present invention provide a thin film transistor array substrate, a method for manufacturing the same, a display panel and a display device. The method for manufacturing the thin film transistor array substrate comprises: sequentially depositing a first metal oxide layer, a second
Embodiments of the present invention provide a thin film transistor array substrate, a method for manufacturing the same, a display panel and a display device. The method for manufacturing the thin film transistor array substrate comprises: sequentially depositing a first metal oxide layer, a second metal oxide layer and a source and drain metal layer, conductivity of the first metal oxide layer being smaller than conductivity of the second metal oxide layer; patterning the first metal oxide layer, the second metal oxide layer and the source and drain metal layer, so as to form an active layer, a buffer layer, a source electrode and a drain electrode, respectively. According to technical solutions of the embodiments of the invention, it is possible that the manufacturing process of the metal oxide TFT array substrate is simplified, and the production cost of products is reduced.
대표청구항▼
1. A method for manufacturing a thin film transistor array substrate, comprising: sequentially depositing a first metal oxide layer, a second metal oxide layer and a source and drain metal layer, conductivity of the first metal oxide layer being smaller than conductivity of the second metal oxide la
1. A method for manufacturing a thin film transistor array substrate, comprising: sequentially depositing a first metal oxide layer, a second metal oxide layer and a source and drain metal layer, conductivity of the first metal oxide layer being smaller than conductivity of the second metal oxide layer; andpatterning the first metal oxide layer, the second metal oxide layer and the source and drain metal layer, so as to form an active layer, a buffer layer, a source electrode and a drain electrode, respectively. 2. The method for manufacturing the thin film transistor array substrate of claim 1, wherein, the patterning of the first metal oxide layer, the second metal oxide layer and the source and drain metal layer comprises: applying photoresist on the source and drain metal layer;forming a completely-removed region, a completely-retained region corresponding to the source electrode and the drain electrode, and a partially-retained region corresponding to a channel area;etching off the source and drain metal layer, the first metal oxide layer and the second metal oxide layer in the completely-removed region;performing a photoresist ashing process so as to remove the photoresist in the partially-retained region;etching off the source and drain metal layer in the partially-retained region;etching off the second metal oxide layer in the partially-retained region; andremoving the photoresist in the completely-retained region. 3. The method for manufacturing the thin film transistor array substrate of claim 2, wherein, after formation of the source electrode and the drain electrode, the method further comprises: repairing a surface of the active layer at the channel area. 4. The method for manufacturing the thin film transistor array substrate of claim 3, wherein, the manufacturing method comprises: prior to deposition of the first metal oxide layer, the second metal oxide layer and the source and drain metal layer, forming patterns of a gate electrode and a gate scan line on a substrate and forming a gate insulating layer on the substrate with the patterns of the gate electrode and the gate scan line formed thereon;simultaneously with the formation of the source electrode and the drain electrode, forming a data line with the source and drain metal layer, the data line being connected to the source electrode, andafter patterning of the first metal oxide layer, the second metal oxide layer and the source and drain metal layer, forming a pattern of a passivation layer including a contact hole on the substrate with the patterns of the source electrode, the drain electrode and the data line formed thereon, and forming a pixel electrode which is connected to the drain electrode through the contact hole on the passivation layer. 5. The method for manufacturing the thin film transistor array substrate of claim 2, wherein, the manufacturing method comprises: prior to deposition of the first metal oxide layer, the second metal oxide layer and the source and drain metal layer, forming patterns of a gate electrode and a gate scan line on a substrate and forming a gate insulating layer on the substrate with the patterns of the gate electrode and the gate scan line formed thereon;simultaneously with the formation of the source electrode and the drain electrode, forming a data line with the source and drain metal layer, the data line being connected to the source electrode, andafter patterning of the first metal oxide layer, the second metal oxide layer and the source and drain metal layer, forming a pattern of a passivation layer including a contact hole on the substrate with the patterns of the source electrode, the drain electrode and the data line formed thereon, and forming a pixel electrode which is connected to the drain electrode through the contact hole on the passivation layer. 6. The method for manufacturing the thin film transistor array substrate of claim 1, wherein, the manufacturing method comprises: prior to deposition of the first metal oxide layer, the second metal oxide layer and the source and drain metal layer, forming patterns of a gate electrode and a gate scan line on a substrate and forming a gate insulating layer on the substrate with the patterns of the gate electrode and the gate scan line formed thereon;simultaneously with the formation of the source electrode and the drain electrode, forming a data line with the source and drain metal layer, the data line being connected to the source electrode; andafter patterning of the first metal oxide layer, the second metal oxide layer and the source and drain metal layer, forming a pattern of a passivation layer including a contact hole on the substrate with the patterns of the source electrode, the drain electrode and the data line formed thereon, and forming a pixel electrode which is connected to the drain electrode through the contact hole on the passivation layer. 7. A thin film transistor array substrate, comprising: an active layer formed by a first metal oxide layer;a buffer layer formed by a second metal oxide layer, conductivity of the buffer layer being larger than conductivity of the active layer, the buffer layer including a source-electrode buffer layer and a drain-electrode buffer layer; anda source electrode and a drain electrode which are formed by a source and drain metal layer;wherein, the source-electrode buffer layer is located between the active layer and the source electrode, and the drain-electrode buffer layer is located between the active layer and the drain electrode. 8. The thin film transistor array substrate of claim 7, wherein, the buffer layer includes at least two metal oxide layers, and with increasing of the distance from the active layer, conductivities of the metal oxide layers are gradually increased. 9. The thin film transistor array substrate of claim 8, further comprising: a substrate,a gate electrode and a gate scan line which is located on the substrate and formed by a gate metal layer;a gate insulating layer located on the substrate with the gate electrode and the gate scan line formed thereon;the active layer located on the gate insulating layer;the source-electrode buffer layer and the drain-electrode buffer layer located on the active layer;the source electrode and the drain electrode, which are located on the source-electrode buffer layer and the drain-electrode buffer layer, respectively;a data line located in the same layer with the source electrode and the drain electrode and connected to the source electrode;a passivation layer which is located on the substrate with the source electrode, the drain electrode and the data line formed thereon and includes a contact hole; anda pixel electrode, which is located on the passivation layer and connected to the drain electrode through the contact hole. 10. The thin film transistor array substrate of claim 9, wherein, material for the buffer layer is amorphous IGZO. 11. The thin film transistor array substrate of claim 9, wherein, material for the active layer is amorphous IGZO, HIZO, IZO, a-InZnO, ZnO:F, In2O3:Sn, In2O3:Mo, Cd2SnO4, ZnO:Al, TiO2:Nb or Cd—Sn—O. 12. The thin film transistor array substrate of claim 8, wherein, material for the buffer layer is amorphous IGZO. 13. The thin film transistor array substrate of claim 8, wherein, material for the active layer is amorphous IGZO, HIZO, IZO, a-InZnO, ZnO:F, In2O3:Sn, In2O3:Mo, Cd2SnO4, ZnO:Al, TiO2:Nb or Cd—Sn—O. 14. The thin film transistor array substrate of claim 7, further comprising: a substrate,a gate electrode and a gate scan line which is located on the substrate and formed by a gate metal layer;a gate insulating layer located on the substrate with the gate electrode and the gate scan line formed thereon;the active layer located on the gate insulating layer;the source-electrode buffer layer and the drain-electrode buffer layer located on the active layer;the source electrode and the drain electrode, which are located on the source-electrode buffer layer and the drain-electrode buffer layer, respectively;a data line located in the same layer with the source electrode and the drain electrode and connected to the source electrode;a passivation layer which is located on the substrate with the source electrode, the drain electrode and the data line formed thereon and includes a contact hole; anda pixel electrode, which is located on the passivation layer and connected to the drain electrode through the contact hole. 15. The thin film transistor array substrate of claim 14, wherein, material for the buffer layer is amorphous IGZO. 16. The thin film transistor array substrate of claim 14, wherein, material for the active layer is amorphous IGZO, HIZO, IZO, a-InZnO, ZnO:F, In2O3:Sn, In2O3:Mo, Cd2SnO4, ZnO:Al, TiO2:Nb or Cd—Sn—O. 17. The thin film transistor array substrate of claim 7, wherein, material for the buffer layer is amorphous IGZO. 18. The thin film transistor array substrate of claim 7, wherein, material for the active layer is amorphous IGZO, HIZO, IZO, a-InZnO, ZnO:F, In2O3:Sn, In2O3:Mo, Cd2SnO4, ZnO:Al, TiO2:Nb or Cd—Sn—O. 19. A display panel, comprising the thin film transistor array substrate of claim 7.
연구과제 타임라인
LOADING...
LOADING...
LOADING...
LOADING...
LOADING...
이 특허에 인용된 특허 (16)
Hwang, Yong-Sup; Chae, Gee-Sung; Jo, Gyoo-Chul, Array substrate for LCD device having dual metal-layer gate and data lines and manufacturing method thereof.
Cho, Won-Ho; Jo, Gyoo-Chul; Lee, Gue-Tai; Kang, Jin-Gyu; Jeong, Beung-Hwa; Kim, Jin-Young, Etchant for etching double-layered copper structure and method of forming array substrate having double-layered copper structures.
Bae, Sung Joon; Lee, Jae Yoon, Organic electro luminescence device in which an amorphous silicon thin film transistor is employed as a driving element and a fabrication method thereof.
Yamazaki, Shunpei; Sakata, Junichiro; Sakakura, Masayuki; Oikawa, Yoshiaki; Okazaki, Kenichi; Maruyama, Hotaka; Tsubuku, Masashi, Semiconductor device wherein each of a first oxide semiconductor layer and a second oxide semiconductor layer includes a portion that is in an oxygen-excess state which is in contact with a second insulatng layer.
Ha, Kyoung-Su; Nam, Mi-Sook; Choi, Su-Seok; Jang, Sang-Min, Transflective liquid crystal display device having high aperture ratio and fabrication method thereof.
※ AI-Helper는 부적절한 답변을 할 수 있습니다.