최소 단어 이상 선택하여야 합니다.
최대 10 단어까지만 선택 가능합니다.
다음과 같은 기능을 한번의 로그인으로 사용 할 수 있습니다.
NTIS 바로가기다음과 같은 기능을 한번의 로그인으로 사용 할 수 있습니다.
DataON 바로가기다음과 같은 기능을 한번의 로그인으로 사용 할 수 있습니다.
Edison 바로가기다음과 같은 기능을 한번의 로그인으로 사용 할 수 있습니다.
Kafe 바로가기국가/구분 | United States(US) Patent 등록 |
---|---|
국제특허분류(IPC7판) |
|
출원번호 | US-0198041 (2014-03-05) |
등록번호 | US-8921970 (2014-12-30) |
발명자 / 주소 |
|
출원인 / 주소 |
|
인용정보 | 피인용 횟수 : 1 인용 특허 : 342 |
An Integrated Circuit device, including: a base wafer including single crystal, the base wafer including a plurality of first transistors; at least one metal layer providing interconnection between the plurality of first transistors; a second layer including a plurality of second transistors, the se
An Integrated Circuit device, including: a base wafer including single crystal, the base wafer including a plurality of first transistors; at least one metal layer providing interconnection between the plurality of first transistors; a second layer including a plurality of second transistors, the second layer overlying the at least one metal layer; where the second layer includes a through layer via with a diameter of less than 150 nm, and where at least one of the second transistors includes a back-bias structure.
1. An Integrated Circuit device, comprising: a base wafer comprising single crystal, said base wafer comprising a plurality of first transistors;at least one metal layer providing interconnection between said plurality of first transistors;a second layer comprising a plurality of second transistors,
1. An Integrated Circuit device, comprising: a base wafer comprising single crystal, said base wafer comprising a plurality of first transistors;at least one metal layer providing interconnection between said plurality of first transistors;a second layer comprising a plurality of second transistors, said second layer overlying said at least one metal layer, wherein said second layer comprises a through layer via with a diameter of less than 150 nm, andwherein at least one of said second transistors comprise a back-bias structure. 2. An Integrated Circuit device according to claim 1, wherein said back-bias structure comprises a conductive layer strip, said conductive layer strip controlled by at least one of said plurality of second transistors. 3. An Integrated Circuit device according to claim 1, further comprising: at least one thermal conduction path from at least one of said second transistors to an external surface of said Integrated Circuit device. 4. An Integrated Circuit device according to claim 1, further comprising: a shielding layer, wherein said shielding layer provides shielding for said at least one metal layer from heat resulting from optical annealing of said second transistors. 5. An Integrated Circuit device according to claim 1, wherein said back-bias structure comprises a refractory metal. 6. An Integrated Circuit device according to claim 1, further comprising: a conductive layer underneath said second layer, wherein said conductive layer provides power to at least one of said second transistors. 7. An Integrated Circuit device according to claim 1, further comprising: a conductive pad overlying at least one of said second transistors. 8. An Integrated Circuit device, comprising: a base wafer comprising single crystal, said base wafer comprising a plurality of first transistors;at least one metal layer providing interconnection between said plurality of first transistors;a second layer of less than 2 micron thickness, said second layer comprising a plurality of second transistors, said second layer overlying said at least one metal layer, wherein said second layer comprises a through layer via with a diameter of less than 150 nm; andat least one conductive structure constructed to provide power to a portion of said second transistors, wherein said provide power is controlled by at least one of said second transistors. 9. An Integrated Circuit device according to claim 8, wherein at least one of said second transistors comprises a back-bias structure. 10. An Integrated Circuit device according to claim 8, further comprising: at least one thermal conduction path from at least one of said second transistors to an external surface of said Integrated Circuit device. 11. An Integrated Circuit device according to claim 8, further comprising: a shielding layer, wherein said shielding layer provides shielding for said at least one metal layer from heat resulting from optical annealing of said second transistors. 12. An Integrated Circuit device according to claim 8, wherein said at least one conductive structure is disposed between said base wafer and said second layer. 13. An Integrated Circuit device according to claim 8, further comprising: a conductive pad overlying at least one of said second transistors. 14. An Integrated Circuit device according to claim 8, further comprising: an I/O circuit, said I/O circuit design is adapted to interface with external devices, wherein said I/O circuit comprises at least one of said second transistors. 15. An Integrated Circuit device, comprising: a base wafer comprising single crystal, said base wafer comprising a plurality of first transistors;at least one metal layer providing interconnection between said plurality of first transistors;a second layer of less than 2 micron thickness, said second layer comprising a plurality of second transistors, said second layer overlying said at least one metal layer, wherein said plurality of second transistors comprise single crystal, andwherein said second layer comprises a through layer via with a diameter of less than 150 nm;a plurality of conductive pads, wherein at least one of said conductive pads overlays at least one of said second transistors; andat least one I/O circuit, wherein said at least one I/O circuit is adapted to interface with external devices through at least one of said plurality of conductive pads,wherein said at least one I/O circuit comprises at least one of said second transistors. 16. An Integrated Circuit device according to claim 15, wherein at least one of said second transistors comprise a back-bias structure. 17. An Integrated Circuit device according to claim 15, further comprising: at least one thermal conduction path from at least one of said second transistors to an external surface of said Integrated Circuit device. 18. An Integrated Circuit device according to claim 15, further comprising: a shielding layer, wherein said shielding layer provides shielding for said at least one metal layer from heat resulting from optical annealing of said second transistors. 19. An Integrated Circuit device according to claim 15, further comprising: at least one conductive layer underneath said second layer, wherein said at least one conductive layer comprises a refractory metal. 20. An Integrated Circuit device according to claim 15, further comprising: at least one conductive structure, wherein said at least one conductive provides power to a portion of said second transistors,wherein said provide power is controlled by at least one of said second transistors.
Copyright KISTI. All Rights Reserved.
※ AI-Helper는 부적절한 답변을 할 수 있습니다.