IPC분류정보
국가/구분 |
United States(US) Patent
등록
|
국제특허분류(IPC7판) |
|
출원번호 |
US-0085205
(2011-04-12)
|
등록번호 |
US-8941064
(2015-01-27)
|
발명자
/ 주소 |
- Akin, Tayfun
- Eminoglu, Selim
|
출원인 / 주소 |
- Mikrosens Elektronik San. ve Tic. A.S.
|
대리인 / 주소 |
|
인용정보 |
피인용 횟수 :
0 인용 특허 :
1 |
초록
▼
This disclosure discusses various methods for manufacturing uncooled infrared detectors by using foundry-defined silicon-on-insulator (SOI) complementary metal oxide semiconductor (CMOS) wafers, each of which may include a substrate layer, an insulation layer having a pixel region and a wall region
This disclosure discusses various methods for manufacturing uncooled infrared detectors by using foundry-defined silicon-on-insulator (SOI) complementary metal oxide semiconductor (CMOS) wafers, each of which may include a substrate layer, an insulation layer having a pixel region and a wall region surrounding the pixel region, a pixel structure formed on the pixel region of the insulation layer, a wall structure formed adjacent to the pixel structure and on the wall region of the insulation layer, a dielectric layer covering the pixel structure and the wall structure, a pixel mask formed within the dielectric layer and for protecting the pixel structure during a dry etching process, and a wall mask formed within the dielectric layer and for protecting the wall structure during the dry etching process, thereby releasing a space defined between the wall structure and the pixel structure after the dry etching process.
대표청구항
▼
1. A silicon-on-insulator (SOI) complementary metal oxide semiconductor (CMOS) wafer for use in manufacturing an uncooled microbolometer, the SOI-CMOS wafer comprising: a substrate layer;an insulation layer formed on the substrate layer, the insulation layer having a pixel region and a wall region s
1. A silicon-on-insulator (SOI) complementary metal oxide semiconductor (CMOS) wafer for use in manufacturing an uncooled microbolometer, the SOI-CMOS wafer comprising: a substrate layer;an insulation layer formed on the substrate layer, the insulation layer having a pixel region and a wall region surrounding the pixel region;a pixel structure formed on the pixel region of the insulation layer;a wall structure formed adjacent to the pixel structure and on the wall region of the insulation layer;a dielectric layer covering the pixel structure and the wall structure;a pixel mask formed within the dielectric layer, and for protecting the pixel structure during a dry etching process; anda wall mask formed within the dielectric layer, and for protecting the wall structure during the dry etching process, thereby releasing a space defined between the wall structure and the pixel structure after the dry etching process. 2. The SOI-CMOS wafer of claim 1, wherein: the pixel mask includes a first metallic layer having a square shape, andthe wall mask includes a second metallic layer having a square frame surrounding but without contacting the first metallic layer. 3. The SOI-CMOS wafer of claim 2, wherein the first metallic layer is closer to the substrate layer than the second metallic layer. 4. The SOI-CMOS wafer of claim 1, wherein the dielectric layer includes: an umbrella layer formed between the pixel structure and the pixel mask, such that the umbrella layer is protected by the pixel mask during the dry etching process. 5. The SOI-CMOS wafer of claim 4, wherein the umbrella layer extends to cover a portion of the wall structure. 6. The SOI-CMOS wafer of claim 4, further comprising: a sacrificial layer formed under the umbrella layer and adjacent to the pixel structure, the sacrificial layer supporting the umbrella layer before the dry etching process and protecting the umbrella structure during the dry etching process. 7. The SOI-CMOS wafer of claim 1, wherein the pixel structure includes: a plurality of diodes formed on the pixel region of the insulation layer,an intra-pixel metal layer formed over the plurality of diodes, and serially connecting the plurality of diodes, anda heat absorption layer formed on the pixel region of the insulation layer, and cooperating with the insulation layer to substantially encapsulate the plurality of diodes and the intra-pixel metal layer. 8. The SOI-CMOS wafer of claim 1, wherein the dielectric layer fills the space defined between the pixel structure and the wall structure. 9. The SOI-CMOS wafer of claim 1, further comprising: a support arm structure formed on the insulation layer, and connecting the pixel structure and the wall structure, anda support arm mask formed within the dielectric layer, and protecting the support arm structure during the dry etching process. 10. The SOI-CMOS wafer of claim 1, wherein the support arm mask is closer to the substrate layer than the pixel mask. 11. An infrared detector manufactured from a foundry-defined silicon-on-insulator (SOI) complementary metal oxide semiconductor (CMOS) wafer, the infrared detector comprising: a plurality of walls forming a through well defining a first opening and a second opening opposing the first opening;an infrared sensor configured to detect an infrared wave passing through one of the first opening or the second opening of the through well; anda support arm connecting the sensor to at least one of the plurality of walls so as to suspend the infrared sensor within the through well and adjacent to the first opening. 12. The infrared detector of claim 11, wherein the through well has a square frame cross section surrounding but without contacting the infrared sensor. 13. The infrared detector of claim 11, further comprising: a plurality of strips, each extending from one of the plurality of walls and beyond the second opening of the through well. 14. The infrared detector of claim 11, wherein the infrared detector includes: an insulation layer,a plurality of diodes, each having a p-n junction substantially perpendicular to the insulation layer,an intra-pixel metal layer position over the plurality of diodes, and serially connecting the plurality of diodes to form a diode chain, anda heat absorption layer cooperating with the insulation layer for substantially encapsulating the diode chain. 15. The infrared detector of claim 11, wherein the support arm includes: a polysilicon wire electrically connected to the infrared sensor, anda thermal resistance layer encapsulating the polysilicon wire and physically supporting the suspended infrared sensor. 16. The infrared detector of claim 11, wherein: at least one of the plurality of walls includes a readout wire, andthe support arm includes a polysilicon wire electrically connecting the readout wire to the infrared sensor. 17. The infrared detector of claim 11, further comprising: an umbrella layer formed on the infrared sensor, and extending beyond a cross section of the infrared sensor to substantially cover the first opening but without contacting the through well. 18. The infrared detector of claim 11, further comprising: an umbrella layer formed on the infrared sensor, and extending beyond a cross section of the infrared sensor and the first opening to cover a portion of the plurality of the walls. 19. A method for manufacturing an uncooled infrared detector from a foundry-defined silicon-on-insulator (SOI) complementary metal oxide semiconductor (CMOS) wafer having a substrate layer, an insulation layer formed on the substrate layer and having a pixel region and a wall region surrounding the pixel region, a pixel structure formed on the pixel region of the insulation layer, a wall structure formed adjacent to the pixel structure and on the wall region of the insulation layer, a dielectric layer covering the pixel structure and the wall structure, a pixel mask formed within the dielectric layer and covering the pixel structure, and a wall mask formed within the dielectric layer and covering the wall structure, the method comprising the steps of: performing a first vertical etching through a portion of the substrate layer to define a back pixel space terminated by the pixel region of the insulation layer;performing a second vertical etching through a portion of the dielectric layer not covered by the pixel mask and the wall mask and through a portion of the insulation layer not covered by the pixel mask and the wall mask, so as to define a front pixel space for separating the pixel structure from the wall structure; andremoving the pixel mask and the wall mask. 20. The method of claim 19, wherein the front pixel space joins the back pixel space to define a through space extending through the SOI-CMOS wafer. 21. The method of claim 19, further comprising the steps of: depositing a photoresist layer to cover an input-output pad structure of the SOI-CMOS wafer before the second vertical etching; andremoving the photoresist layer after the second vertical etching. 22. The method of claim 19, wherein: the SOI-CMOS wafer has a front side and a back side,the front side is positioned on the dielectric layer and faces away from the insulation layer,the back side is position on the substrate layer and faces away from the insulation layer,the first vertical etching is performed on the back side of the SOI-CMOS wafer, andthe second vertical etching is performed on the front side of the SOI-CMOS wafer. 23. The method of claim 22, wherein the first vertical etching includes the steps of: depositing a back side mask to cover the back side of the substrate layer,performing a lithography to define an aperture on the back side mask, the aperture vertically overlapping with the pixel region of the insulation layer,etching a vertical portion of the substrate layer through the aperture, andremoving the back side mask. 24. The method of claim 22, further comprising the steps of: performing a third vertical etching, before performing the first vertical etching, on the back surface of the SOI-CMOS wafer and through a portion of the silicon layer, a portion of the insulation layer, and a portion of the dielectric layer to define a tunnel for reaching a sacrificial layer of the SOI-CMOS wafer; andperforming a wet etching via the tunnel to remove the sacrificial layer. 25. The method of claim 24, wherein the second vertical etching is performed before the first vertical etching. 26. The method of claim 19, wherein the first vertical etching includes a deep dry silicon etching process. 27. The method of claim 19, wherein the first vertical etching includes a deep reactive ion etching (DRIE). 28. The method of claim 19, wherein the second vertical etching includes a dry dielectric etching process. 29. The method of claim 19, wherein the second vertical etching includes a dry dielectric etching selected from a group consisting of a reactive ion etching (RIE), a reactive ion-beam etching (RIBE), a chemically assisted ion-beam etching (CAIBE), and combinations thereof. 30. The method of claim 19, wherein the removing step includes performing a wet etching on a front side of the SOI-CMOS wafer. 31. A method for manufacturing an uncooled infrared detector from a foundry-defined silicon-on-insulator (SOI) complementary metal oxide semiconductor (CMOS) wafer having a substrate layer, an insulation layer formed on the substrate layer and having a pixel region and a wall region surrounding the pixel region, a pixel structure formed on the pixel region of the insulation layer, a wall structure formed adjacent to the pixel structure and on the wall region of the insulation layer, a dielectric layer covering the pixel structure and the wall structure, a pixel mask formed within the dielectric layer and covering the pixel structure, and a wall mask formed within the dielectric layer and covering the wall structure, the method comprising the steps of: performing a vertical etching through a portion of the dielectric layer not covered by the pixel mask and the wall mask and through a portion of the insulation layer not covered by the pixel mask and the wall mask, so as to define a front pixel space for separating the pixel structure from the wall structure;removing the pixel mask and the wall mask; andperforming an anisotropic silicon etching to form a well on the substrate layer and under the pixel structure, the well defining a back pixel space joining the front pixel space for thermally isolating the pixel structure from the substrate layer and the wall structure. 32. The method of claim 31, further comprising the steps of: depositing a photoresist layer to cover an input-output pad structure of the SOI-CMOS wafer before the vertical etching; andremoving the photoresist layer after the anisotropic silicon etching. 33. The method of claim 31, wherein the pixel structure and the substrate layer each has a floating potential during the anisotropic silicon etching. 34. The method of claim 31, wherein the pixel structure and the substrate layer have a substantially zero potential difference during the anisotropic silicon etching. 35. The method of claim 31, wherein the anisotropic silicon etching includes the step of: exposing the SOI-CMOS wafer to a wet etching chemical selected from a group consisting of ethylenediamine pyrocatechol (EDP), tetramethylammonium hydroxide (TMAH), potassium hydroxide (KOH), and combinations thereof. 36. The method of claim 31, wherein the SOI-CMOS wafer further includes: an amorphous silicon sacrificial layer covering the wall structure, and filling a space defined between the pixel structure and the wall structure, andan umbrella layer covering the pixel structure and the amorphous silicon sacrificial layer. 37. The method of claim 36, wherein the anisotropic etching includes the steps of: defining an aperture on the umbrella layer, the aperture vertically overlapping with a portion of the wall structure, andintroducing a wet chemical etchant via the aperture of the umbrella layer so as to etch away the amorphous silicon sacrificial layer covered by the umbrella layer. 38. The method of claim 31, wherein the vertical etching includes a dry dielectric etching process. 39. The method of claim 31, wherein the vertical etching includes a dry dielectric etching selected from a group consisting of a reactive ion etching (RIE), a reactive ion-beam etching (RIBE), a chemically assisted ion-beam etching (CAIBE), and combinations thereof. 40. The method of claim 31, wherein the removing step includes performing a wet etching on a front side of the SOI-CMOS wafer.
※ AI-Helper는 부적절한 답변을 할 수 있습니다.