최소 단어 이상 선택하여야 합니다.
최대 10 단어까지만 선택 가능합니다.
다음과 같은 기능을 한번의 로그인으로 사용 할 수 있습니다.
NTIS 바로가기다음과 같은 기능을 한번의 로그인으로 사용 할 수 있습니다.
DataON 바로가기다음과 같은 기능을 한번의 로그인으로 사용 할 수 있습니다.
Edison 바로가기다음과 같은 기능을 한번의 로그인으로 사용 할 수 있습니다.
Kafe 바로가기국가/구분 | United States(US) Patent 등록 |
---|---|
국제특허분류(IPC7판) |
|
출원번호 | US-0213859 (2011-08-19) |
등록번호 | US-9054094 (2015-06-09) |
발명자 / 주소 |
|
출원인 / 주소 |
|
대리인 / 주소 |
|
인용정보 | 피인용 횟수 : 16 인용 특허 : 768 |
The present invention relates to an interposer substrate for interconnecting between active electronic componentry such as but not limited to a single or multiple integrated circuit chips in either a single or a combination and elements that could comprise of a mounting substrate, substrate module,
The present invention relates to an interposer substrate for interconnecting between active electronic componentry such as but not limited to a single or multiple integrated circuit chips in either a single or a combination and elements that could comprise of a mounting substrate, substrate module, a printed circuit board, integrated circuit chips or other substrates containing conductive energy pathways that service an energy utilizing load and leading to and from an energy source. The interposer will also possess a multi-layer, universal multi-functional, common conductive shield structure with conductive pathways for energy and EMI conditioning and protection that also comprise a commonly shared and centrally positioned conductive pathway or electrode of the structure that can simultaneously shield and allow smooth energy interaction between grouped and energized conductive pathway electrodes containing a circuit architecture for energy conditioning as it relates to integrated circuit device packaging. The invention can be employed between an active electronic component and a multilayer circuit card. A method for making the interposer is not presented and can be varied to the individual or proprietary construction methodologies that exist or will be developed.
1. A method for making a conductive pathway arrangement connected to an integrated circuit wafer, said method comprising: connecting a first conductive pathway, a third conductive pathway and a fifth conductive pathway to one another to form a plurality of conductive containers;arranging dielectric
1. A method for making a conductive pathway arrangement connected to an integrated circuit wafer, said method comprising: connecting a first conductive pathway, a third conductive pathway and a fifth conductive pathway to one another to form a plurality of conductive containers;arranging dielectric between a fourth conductive area of a fourth conductive pathway and a fifth conductive area of said fifth conductive pathway;arranging dielectric between a third conductive area of said third conductive pathway and said fourth conductive area of said fourth conductive pathway;arranging dielectric between a second conductive area of a second conductive pathway and said third conductive area of said third conductive pathway;arranging dielectric between a first conductive area of said first conductive pathway and said second conductive area of said second conductive pathway;stacking said fourth conductive area of said fourth conductive pathway above said fifth conductive area of said fifth conductive pathway;stacking said third conductive area of said third conductive pathway above said fourth conductive area of said fourth conductive pathway;stacking said second conductive area of said second conductive pathway above said third conductive area of said third conductive pathway;stacking said first conductive area of said first conductive pathway above said second conductive area of said second conductive pathway;positioning said third conductive area as both a centered and shared conductive structure of all conductive containers of said plurality of conductive containers;arranging said plurality of conductive containers such that said plurality consists essentially of an upper conductive container connected to a lower conductive container;electrically insulating said second conductive pathway and said fourth conductive pathway from said plurality of conductive containers and one another;positioning within said upper conductive container a portion of said second conductive area that is smaller in size than said third conductive area;positioning within said lower conductive container a portion of said fourth conductive area that is substantially the same size as said portion of said second conductive area;positioning said portion of said second conductive area and said portion of said fourth conductive area to overlap one another;conductively connecting said second conductive pathway to a first portion of an integrated circuit wafer; andconductively connecting said fourth conductive pathway to a second portion of said integrated circuit wafer. 2. The method of claim 1, further comprising: connecting said first conductive area to said third conductive area with a first plurality of vertical conductive elements; andconnecting said third conductive area to said fifth conductive area with a second plurality of vertical conductive elements. 3. The method of claim 2, further comprising: arranging said portion of said second conductive area within said upper conductive container such that said upper conductive container is operable to electrostatically suppress energy parasitics created within said upper conductive container when said integrated circuit wafer is energized; andarranging said portion of said fourth conductive area within said lower conductive container such that said lower conductive container is operable to electrostatically suppress energy parasitics created within said lower conductive container when said integrated circuit wafer is energized.
Copyright KISTI. All Rights Reserved.
※ AI-Helper는 부적절한 답변을 할 수 있습니다.