최소 단어 이상 선택하여야 합니다.
최대 10 단어까지만 선택 가능합니다.
다음과 같은 기능을 한번의 로그인으로 사용 할 수 있습니다.
NTIS 바로가기다음과 같은 기능을 한번의 로그인으로 사용 할 수 있습니다.
DataON 바로가기다음과 같은 기능을 한번의 로그인으로 사용 할 수 있습니다.
Edison 바로가기다음과 같은 기능을 한번의 로그인으로 사용 할 수 있습니다.
Kafe 바로가기국가/구분 | United States(US) Patent 등록 |
---|---|
국제특허분류(IPC7판) |
|
출원번호 | US-0448591 (2014-07-31) |
등록번호 | US-9159606 (2015-10-13) |
발명자 / 주소 |
|
출원인 / 주소 |
|
대리인 / 주소 |
|
인용정보 | 피인용 횟수 : 90 인용 특허 : 474 |
Methods are described for forming “air gaps” between adjacent copper lines on patterned substrates. The air gaps may be located between copper lines on the same layer. A sacrificial patterned dielectric layer is used as a template to form a layer of copper by physical vapor deposition in a substrate
Methods are described for forming “air gaps” between adjacent copper lines on patterned substrates. The air gaps may be located between copper lines on the same layer. A sacrificial patterned dielectric layer is used as a template to form a layer of copper by physical vapor deposition in a substrate processing system (i.e. a mainframe). Without breaking vacuum, the copper is redistributed into the gaps with a copper reflow process. Dielectric material from the template is removed, again in the same mainframe, using a remote fluorine etch process leaving the gapfill copper as the structural material. A conformal capping layer (such as silicon carbon nitride) is then deposited (e.g. by ALD) to seal the patterned substrate before removing the patterned substrate from the mainframe.
1. A method of forming an integrated circuit, the method comprising: transferring a patterned substrate into a substrate processing mainframe, wherein the patterned substrate comprises a patterned dielectric layer with two adjacent lines of silicon oxide;forming a conformal titanium barrier layer ov
1. A method of forming an integrated circuit, the method comprising: transferring a patterned substrate into a substrate processing mainframe, wherein the patterned substrate comprises a patterned dielectric layer with two adjacent lines of silicon oxide;forming a conformal titanium barrier layer over the two adjacent lines of silicon oxide; and forming a nonconformal layer of copper by physical vapor deposition onto the conformal titanium barrier layer; and reflowing the nonconformal layer of copper to form a copper gapfill line between the two adjacent lines of silicon oxide and exposing the conformal titanium barrier layer at the tops of the two adjacent lines of silicon oxide; and etching the conformal titanium barrier layer from the tops of the two adjacent lines of silicon oxide; etching the two adjacent lines of silicon oxide forming voids on either side of the copper gapfill line by introducing radical-fluorine from a remote plasma region into a substrate processing region housing the substrate; and depositing a conformal capping layer over the patterned substrate to protect the copper gapfill line from oxidation; andremoving the patterned substrate from the substrate processing mainframe, wherein the patterned substrate is not exposed to atmosphere between transferring the patterned substrate into the substrate processing mainframe and removing the patterned substrate from the substrate processing mainframe. 2. The method of claim 1 wherein etching the conformal titanium barrier layer comprises introducing radical-fluorine from a remote plasma region into the substrate processing region. 3. The method of claim 1 wherein the patterned dielectric layer is over a layer having a tungsten plug located laterally between and just beneath the two adjacent lines of silicon oxide. 4. The method of claim 1 wherein the conformal titanium barrier layer consists essentially of titanium. 5. The method of claim 1 wherein the conformal capping layer comprises silicon carbon nitride. 6. The method of claim 1 further comprising depositing nonconformal silicon oxide over the conformal capping layer to trap the voids and form two airgaps on either side of the copper gapfill line. 7. A method of forming an integrated circuit, the method comprising: transferring a patterned substrate into a substrate processing mainframe, wherein the patterned substrate comprises a patterned dielectric layer with two adjacent lines of silicon oxide, wherein the patterned dielectric layer is over a layer having a tungsten plug located between and beneath the two adjacent lines of silicon oxide;depositing a conformal barrier layer over the two adjacent lines of silicon oxide and tungsten plug;depositing a nonconformal layer of copper by physical vapor deposition onto the conformal barrier layer; reflowing the nonconformal layer of copper to form a copper gapfill line between the two adjacent lines of silicon oxide and exposing the conformal barrier layer at the tops of the two adjacent lines of silicon oxide;transferring the patterned substrate without breaking vacuum into a first substrate processing region within a first substrate processing chamber and then etching the conformal barrier layer from the tops of the two adjacent lines of silicon oxide by introducing radical-fluorine from a first remote plasma region into the first substrate processing region;transferring the patterned substrate without breaking vacuum into a second substrate processing region within a second substrate processing chamber and then etching the two adjacent lines of silicon oxide by introducing radical-fluorine from a remote plasma region into the substrate processing region, each region disposed within the fourth substrate processing chamber, wherein the substrate processing region houses the substrate;depositing a conformal layer of silicon carbon nitride over the patterned substrate to protect the copper gapfill line from oxidation; andremoving the patterned substrate from the substrate processing mainframe, wherein the patterned substrate is not exposed to atmosphere between transferring the patterned substrate into the substrate processing mainframe and removing the patterned substrate from the substrate processing mainframe. 8. The method of claim 7 wherein the first remote plasma region is disposed within the first substrate processing chamber. 9. The method of claim 7 wherein depositing the nonconformal layer of copper comprises forming a plasma from an inert gas to redistribute copper from a sputter target onto the patterned substrate. 10. The method of claim 7 wherein depositing the nonconformal layer of copper comprises heating a source of copper to deposit the nonconformal layer of copper. 11. The method of claim 7 wherein the conformal barrier layer comprises titanium. 12. A method of forming an integrated circuit, the method comprising: transferring a patterned substrate into a substrate processing mainframe, wherein the patterned substrate comprises a patterned dielectric layer with two adjacent lines of silicon oxide, wherein the patterned dielectric layer is over a layer having a tungsten plug located horizontally between and just beneath the two adjacent lines of silicon oxide;transferring the patterned substrate into a first substrate processing chamber mounted on the substrate processing mainframe and then depositing a conformal barrier layer in the first substrate processing chamber over the two adjacent lines of silicon oxide and tungsten plug;transferring the patterned substrate into a second substrate processing chamber and then depositing a nonconformal layer of copper by physical vapor deposition within the second substrate processing chamber onto the conformal barrier layer;reflowing the nonconformal layer of copper to form a copper gapfill line between the two adjacent lines of silicon oxide and exposing the conformal barrier layer at the tops of the two adjacent lines of silicon oxide;transferring the patterned substrate without breaking vacuum into a third substrate processing chamber and then etching the conformal barrier layer from the tops of the two adjacent lines of silicon oxide by introducing radical-fluorine from a remote plasma region into the substrate processing region, each region being within the third substrate processing chamber;transferring the patterned substrate without breaking vacuum into a fourth substrate processing chamber and then etching the two adjacent lines of silicon oxide by introducing radical-fluorine from a remote plasma region into the substrate processing region, each region disposed within the fourth substrate processing chamber, wherein the substrate processing region houses the substrate;transferring the patterned substrate without breaking vacuum from the fourth substrate processing chamber to a fifth substrate processing chamber mounted on the substrate processing mainframe and depositing a conformal layer of silicon carbon nitride over the patterned substrate inside the fifth substrate processing chamber to protect the copper gapfill line from oxidation; andremoving the patterned substrate from the substrate processing mainframe. 13. The method of claim 12 wherein the patterned substrate is not exposed to atmosphere between transferring the patterned substrate into the substrate processing mainframe and removing the patterned substrate from the substrate processing mainframe. 14. The method of claim 12 further wherein the two adjacent lines of silicon oxide are separated by less than or about 15 nm. 15. The method of claim 12 wherein the nonconformal layer of copper consists of copper.
Copyright KISTI. All Rights Reserved.
※ AI-Helper는 부적절한 답변을 할 수 있습니다.