최소 단어 이상 선택하여야 합니다.
최대 10 단어까지만 선택 가능합니다.
다음과 같은 기능을 한번의 로그인으로 사용 할 수 있습니다.
NTIS 바로가기다음과 같은 기능을 한번의 로그인으로 사용 할 수 있습니다.
DataON 바로가기다음과 같은 기능을 한번의 로그인으로 사용 할 수 있습니다.
Edison 바로가기다음과 같은 기능을 한번의 로그인으로 사용 할 수 있습니다.
Kafe 바로가기국가/구분 | United States(US) Patent 등록 |
---|---|
국제특허분류(IPC7판) |
|
출원번호 | US-0452220 (2014-08-05) |
등록번호 | US-9165786 (2015-10-20) |
발명자 / 주소 |
|
출원인 / 주소 |
|
대리인 / 주소 |
|
인용정보 | 피인용 횟수 : 89 인용 특허 : 466 |
Methods of etching back an oxide-nitride-oxide (ONO) layer of a 3-d flash memory cell without breaking vacuum are described. The methods include recessing the two outer silicon oxide dielectric layers to expose the flanks of the thin silicon nitride layer. The silicon nitride layer is then etched ba
Methods of etching back an oxide-nitride-oxide (ONO) layer of a 3-d flash memory cell without breaking vacuum are described. The methods include recessing the two outer silicon oxide dielectric layers to expose the flanks of the thin silicon nitride layer. The silicon nitride layer is then etched back from all exposed sides to hasten the process on the same substrate processing mainframe. Both etching back the silicon oxide and etching back the silicon nitride use remotely excited fluorine-containing apparatuses attached to the same mainframe to facilitate performing both operations without an intervening atmospheric exposure. The process may also be reversed such that the silicon nitride is etched back first.
1. A method of forming a 3-d flash memory cell, the method comprising: transferring a patterned substrate into a substrate processing mainframe, wherein the patterned substrate comprises a vertical stack of alternating silicon oxide and silicon nitride slabs surrounding a vertical memory hole and a
1. A method of forming a 3-d flash memory cell, the method comprising: transferring a patterned substrate into a substrate processing mainframe, wherein the patterned substrate comprises a vertical stack of alternating silicon oxide and silicon nitride slabs surrounding a vertical memory hole and a conformal ONO layer overlying the vertical stack, wherein the conformal ONO layer comprises a first silicon oxide layer, a silicon nitride layer and a second silicon oxide layer;transferring the patterned substrate into a first substrate processing chamber mounted on the substrate processing mainframe;flowing a first fluorine-containing precursor into a first remote plasma region within the first substrate processing chamber while striking a plasma to form first plasma effluents from the fluorine-containing precursor;flowing the first plasma effluents into a first substrate processing region within the first substrate processing chamber; wherein the first substrate processing region houses the patterned substrate;reacting the first plasma effluents with the conformal ONO layer to etch back the first silicon oxide layer and the second silicon oxide layer within the vertical memory hole;transferring the patterned substrate without breaking vacuum from the first substrate processing chamber to a second substrate processing chamber mounted on the substrate processing mainframe;flowing a second fluorine-containing precursor and an oxygen-containing precursor into a second remote plasma region within the second substrate processing chamber while striking a plasma to form second plasma effluents and flowing the second plasma effluents through a showerhead into a second substrate processing region housing the patterned substrate within the second substrate processing chamber;reacting the second plasma effluents with the conformal ONO layer to etch back the silicon nitride layer; andremoving the patterned substrate from the substrate processing mainframe. 2. The method of claim 1, wherein the first plasma effluents are combined with an unexcited precursor not passed through any plasma prior to entering the first substrate processing region. 3. The method of claim 2, wherein the unexcited precursor comprises water, an alcohol, or NxHy where x and y are greater than or equal to one. 4. The method of claim 1, wherein the oxygen-containing precursor is one of atomic oxygen, molecular oxygen, ozone, nitrogen dioxide or nitrous oxide. 5. The method of claim 1, wherein the vertical memory hole is circular as viewed from above. 6. The method of claim 1, wherein reacting the first plasma effluents comprises removing a horizontal portion of the first silicon oxide layer and the second silicon oxide layer within the vertical memory hole. 7. The method of claim 6, wherein reacting the first plasma effluents comprises completely removing the horizontal portions of the first silicon oxide layer and the second silicon oxide layer within the vertical memory hole. 8. The method of claim 1, wherein reacting the second plasma effluents comprises removing a horizontal portion of the silicon nitride layer within the vertical memory hole. 9. The method of claim 8, wherein reacting the second plasma effluents comprises completely removing the horizontal portions of the silicon nitride layer within the vertical memory hole. 10. A method of forming a 3-d flash memory cell, the method comprising: transferring a patterned substrate into a substrate processing mainframe, wherein the patterned substrate comprises a vertical stack of alternating silicon oxide and silicon nitride slabs and a conformal ONO layer overlying the vertical stack, wherein the conformal ONO layer comprises a first silicon oxide layer, a silicon nitride layer and a second silicon oxide layer;transferring the patterned substrate into a first substrate processing chamber mounted on the substrate processing mainframe;flowing a first fluorine-containing precursor into a first remote plasma region within the first substrate processing chamber while striking a plasma to form first plasma effluents from the fluorine-containing precursor;flowing the first plasma effluents into a first substrate processing region within the first substrate processing chamber; wherein the first substrate processing region houses the patterned substrate;reacting the first plasma effluents with the conformal ONO layer;transferring the patterned substrate without breaking vacuum from the first substrate processing chamber to a second substrate processing chamber mounted on the substrate processing mainframe;flowing a second fluorine-containing precursor into a second remote plasma region within the second substrate processing chamber while striking a plasma to form second plasma effluents and flowing the second plasma effluents through a showerhead into a second substrate processing region housing the patterned substrate within the second substrate processing chamber;reacting the second plasma effluents with the conformal ONO layer; andremoving the patterned substrate from the substrate processing mainframe, wherein the patterned substrate is not exposed to atmosphere between transferring the patterned substrate into the substrate processing mainframe and removing the patterned substrate from the substrate processing mainframe. 11. The method of claim 10, wherein the first silicon oxide layer and the second silicon oxide layer are etched back in the first substrate processing region and the silicon nitride layer is etched back afterwards in the second substrate processing region. 12. The method of claim 10, wherein the first silicon oxide layer and the second silicon oxide layer are etched back in the second substrate processing region and the silicon nitride layer is etched back earlier in the process in the first substrate processing region. 13. The method of claim 10, wherein the first fluorine-containing precursor is nitrogen trifluoride and the second fluorine-containing precursor is nitrogen trifluoride. 14. The method of claim 10, wherein flowing the first fluorine-containing precursor into the first remote plasma region further comprises flowing a hydrogen-containing precursor into the first remote plasma region. 15. The method of claim 10, wherein an electron temperature in the first substrate processing region during reacting the first plasma effluents and in the second substrate processing region during reacting the second plasma effluents are each below 0.5 eV.
Copyright KISTI. All Rights Reserved.
※ AI-Helper는 부적절한 답변을 할 수 있습니다.